Positive-feedback source-coupled logic: A delay model

被引:0
|
作者
Alioto, M [1 ]
Fort, A [1 ]
Pancioni, L [1 ]
Rocchi, S [1 ]
Vignoli, V [1 ]
机构
[1] Univ Siena, Dept Informat Engn, I-53100 Siena, Italy
来源
2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS | 2004年
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper deals with Positive Feedback Source-Coupled Logic (PFSCL) style, that is obtained by introducing positive feedback in traditional single-ended SCL logic. A delay model of PFSCL gates is derived by properly linearizing the circuit and then simplifying its analysis by eliminating the feedback loop. The analytical expression is simple and suitable for pencil-and-paper calculations. Each delay contribution has an evident meaning, and is thus useful to gain insight into the delay dependence on design and process parameters. The delay model is shown to be accurate enough for practical purposes through Spectre simulations in a wide range of bias, load and design conditions by using a 0.35-mum CMOS process. Performance evaluation of PFSCL gates is carried out by comparison to the traditional SCL logic style. Simulations of a 5-stage ring oscillator in various conditions show that positive feedback allows for a significant speed improvement in-several cases.
引用
收藏
页码:641 / 644
页数:4
相关论文
共 50 条
  • [1] Modeling and evaluation of positive-feedback source-coupled logic
    Alioto, M
    Pancioni, L
    Rocchi, S
    Vignoli, V
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (12) : 2345 - 2355
  • [2] On improving the performance of dynamic positive-feedback source-coupled logic (D-PFSCL) through inclusion of transmission gates
    Sivaram, Ranjana
    Gupta, Kirti
    Pandey, Neeta
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 90
  • [3] Dynamic positive feedback source-coupled logic (D-PFSCL)
    Gupta, Kirti
    Pandey, Neeta
    Gupta, Maneesha
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (10) : 1626 - 1638
  • [4] Source-Coupled Logic (SCL): Operation and delay analysis
    Azaga, Mohamed
    Othman, Masuri
    2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 392 - +
  • [5] New Low-Power Tristate Circuits in Positive Feedback Source-Coupled Logic
    Gupta, Kirti
    Sridhar, Ranjana
    Chaudhary, Jaya
    Pandey, Neeta
    Gupta, Maneesha
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2011, 2011
  • [6] Design of a LP Current-mode Comparator Based on Positive-Feedback Source Coupled Logic
    Besharati, Farhad
    Golmakani, Abbas
    Babayan-Mashhadi, Samaneh
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 224 - 227
  • [7] AN ANALYTICAL DELAY EXPRESSION FOR SOURCE-COUPLED FET LOGIC (SCFL) INVERTERS
    SANO, E
    MURATA, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (04) : 785 - 786
  • [8] Modelling of source-coupled logic gates
    Alioto, M
    Palumbo, G
    Pennisi, S
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2002, 30 (04) : 459 - 477
  • [9] Improving the Power-Delay Performance in Subthreshold Source-Coupled Logic Circuits
    Tajalli, Armin
    Alioto, Massimo
    Brauer, Elizabeth J.
    Leblebici, Yusuf
    INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 21 - +
  • [10] Testability aspects of folded source-coupled logic
    Gonzalez, JL
    Rubio, A
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1997, 144 (06): : 361 - 366