Continuous-flow Parallel Bit-Reversal Circuit for MDF and MDC FFT Architectures

被引:28
作者
Chen, Sau-Gee [1 ]
Huang, Shen-Jui [3 ]
Garrido, Mario [2 ]
Jou, Shyh-Jye [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[2] Linkoping Univ, Dept Elect Engn, SE-58183 Linkoping, Sweden
[3] Novatek Corp, Hsinchu 300, Taiwan
关键词
Bit-reversal circuit; fast Fourier transform (FFT); MDC; MDF; natural-order FFT output; FFT/IFFT PROCESSOR; PIPELINE;
D O I
10.1109/TCSI.2014.2327271
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a bit reversal circuit for continuous-flow parallel pipelined FFT processors. In addition to two flexible commutators, the circuit consists of two memory groups, where each group has P memory banks. For the consideration of achieving both low delay time and area complexity, a novel write/read scheduling mechanism is devised, so that FFT outputs can be stored in those memory banks in an optimized way. The proposed scheduling mechanism can write the current successively generated FFT output data samples to the locations without any delay right after they are successively released by the previous symbol. Therefore, total memory space of only N data samples is enough for continuous-flow FFT operations. Since read operation is not overlapped with write operation during the entire period, only single-port memory is required, which leads to great area reduction. The proposed bit-reversal circuit architecture can generate natural-order FFT output and support variable power-of-2 FFT lengths.
引用
收藏
页码:2869 / 2877
页数:9
相关论文
共 25 条
[1]   Pipelined Parallel FFT Architectures via Folding Transformation [J].
Ayinala, Manohar ;
Brown, Michael ;
Parhi, Keshab K. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (06) :1068-1081
[2]   On Output Reorder Buffer Design of Bit Reversed Pipelined Continuous Data FFT Architecture [J].
Chakraborty, Tuhin Subhra ;
Chakrabarti, Saswat .
2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, :1132-1135
[3]  
Chang Y. N., 2012, P WORLD C ENG COMP S, VII
[4]   An Efficient VLSI Architecture for Normal I/O Order Pipeline FFT Design [J].
Chang, Yun-Nan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (12) :1234-1238
[5]   GENERATION OF DIGIT REVERSED ADDRESS SEQUENCES FOR FAST FOURIER-TRANSFORMS [J].
CHOINSKI, TC ;
TYLASKA, TT .
IEEE TRANSACTIONS ON COMPUTERS, 1991, 40 (06) :780-784
[6]   Pipelined Radix-2k Feedforward FFT Architectures [J].
Garrido, Mario ;
Grajal, J. ;
Sanchez, M. A. ;
Gustafsson, Oscar .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (01) :23-32
[7]   Optimum Circuits for Bit Reversal [J].
Garrido, Mario ;
Grajal, Jesus ;
Gustafsson, Oscar .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (10) :657-661
[8]   Designing pipeline FFT processor for OFDM (de)modulation [J].
He, SS ;
Torkelson, M .
1998 URSI SYMPOSIUM ON SIGNALS, SYSTEMS, AND ELECTR ONICS, 1998, :257-262
[9]   Novel FFT Processor with Parallel-In-Parallel-Out in Normal Order [J].
Hu, Hsiang-Sheng ;
Chen, Hsiao-Yun ;
Jou, Shyh-Jye .
2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, :150-153
[10]   A High-Throughput Radix-16 FFT Processor With Parallel and Normal Input/Output Ordering for IEEE 802.15.3c Systems [J].
Huang, Shen-Jui ;
Chen, Sau-Gee .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (08) :1752-1765