Spin-Based Fully Nonvolatile Full-Adder Circuit for Computing in Memory

被引:21
作者
Amirany, Abdolah [1 ]
Rajaei, Ramin [1 ,2 ]
机构
[1] Shahid Beheshti Univ, Dept Elect Engn, Tehran, Iran
[2] Inst Res Fundamental Sci IPM, Sch Comp Sci, Tehran, Iran
关键词
Full nonvolatility; low power design; magnetic full-adder (MFA); magnetic tunnel junction (MTJ); spin hall effect (SHE); radiation hardening; LOW-POWER; SRAM CELL; DESIGNS;
D O I
10.1142/S2010324719500073
中图分类号
O59 [应用物理学];
学科分类号
摘要
As CMOS technology scales down toward below 2-digit nanometer dimensions, exponentially increasing leakage power, vulnerability to radiation induced soft errors have become a major problem in today's logic circuits. Emerging spin-based logic circuits and architectures based on nonvolatile magnetic tunnel junction (MTJ) cells show a great potential to overcome the aforementioned issues. However, radiation induced soft errors are still a problem in MTJ-based circuits as they need sequential peripheral CMOS circuits for sensing the MTJs. This paper proposes a novel nonvolatile and low-cost radiation hardened magnetic full adder (MFA). In comparison with the previous designs, the proposed MFA is capable of tolerating particle strikes regardless of the amount of charge induced to a single node and even multiple nodes. Besides, the proposed MFA offers low power operation, low area and high performance as compared with previous counterparts. One of the most important features suggested by the proposed MFA circuit is full nonvolatility. Nonvolatile logic circuits remove the cost of high volume data transactions between memory and logic and also facilitate power gating in logic-in-memory architectures.
引用
收藏
页数:10
相关论文
共 29 条
[1]   Fully Nonvolatile and Low Power Full Adder Based on Spin Transfer Torque Magnetic Tunnel Junction With Spin-Hall Effect Assistance [J].
Amirany, Abdolah ;
Rajaei, Ramin .
IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (12)
[2]  
Amirany A, 2018, IRAN CONF ELECTR ENG, P103, DOI 10.1109/ICEE.2018.8472552
[3]   A Reduced Store/Restore Energy MRAM-Based SRAM Cell for a Non-Volatile Dynamically Reconfigurable FPGA [J].
Bagheriye, Leila ;
Toofan, Siroos ;
Saeidi, Roghayeh ;
Zeinali, Behzad ;
Moradi, Farshad .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (11) :1708-1712
[4]  
Cha H., 1993, Proceedings 1993 IEEE International Conference on Computer Design: VLSI in Computers and Processors (Cat. No.93CH3335-7), P538, DOI 10.1109/ICCD.1993.393319
[5]   High-Frequency Low-Power Magnetic Full-Adder Based on Magnetic Tunnel Junction With Spin-Hall Assistance [J].
Deng, Erya ;
Wang, Zhaohao ;
Klein, Jacques-Olivier ;
Prenat, Guillaume ;
Dieny, Bernard ;
Zhao, Weisheng .
IEEE TRANSACTIONS ON MAGNETICS, 2015, 51 (11)
[6]  
Deng EY, 2015, IEEE INT SYMP NANO, P27, DOI 10.1109/NANOARCH.2015.7180582
[7]   Low Power Magnetic Full-Adder Based on Spin Transfer Torque MRAM [J].
Deng, Erya ;
Zhang, Yue ;
Klein, Jacques-Olivier ;
Ravelsona, Dafine ;
Chappert, Claude ;
Zhao, Weisheng .
IEEE TRANSACTIONS ON MAGNETICS, 2013, 49 (09) :4982-4987
[8]   Dynamic compact model of thermally assisted switching magnetic tunnel junctions [J].
El Baraji, M. ;
Javerliac, V. ;
Guo, W. ;
Prenat, G. ;
Dieny, B. .
JOURNAL OF APPLIED PHYSICS, 2009, 106 (12)
[9]   Magnetic Adder Based on Racetrack Memory [J].
Hong-Phuc Trinh ;
Zhao, Weisheng ;
Klein, Jacques-Olivier ;
Zhang, Yue ;
Ravelsona, Dafine ;
Chappert, Claude .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (06) :1469-1477
[10]   Tunnel magnetoresistance of 604% at 300 K by suppression of Ta diffusion in CoFeB/MgO/CoFeB pseudo-spin-valves annealed at high temperature [J].
Ikeda, S. ;
Hayakawa, J. ;
Ashizawa, Y. ;
Lee, Y. M. ;
Miura, K. ;
Hasegawa, H. ;
Tsunoda, M. ;
Matsukura, F. ;
Ohno, H. .
APPLIED PHYSICS LETTERS, 2008, 93 (08)