Razor: A tool for post-silicon scan ATPG pattern debug and its application

被引:2
作者
Nayak, D [1 ]
Venkataraman, S [1 ]
Thadikaran, P [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
来源
22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS | 2004年
关键词
D O I
10.1109/VTEST.2004.1299231
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Generation of ATPG patterns require a gate-level simulation model and associated constraints. If the models and the related constraints used to generate patterns are erroneous, then the patterns will likely fail on Silicon. The process of debugging pattern failures on silicon using manual reason in the absence of automated techniques is very time consuming. Further, techniques used for automated defect diagnosis cannot be directly applied to this problem. In this paper we present techniques for debugging ATPG patterns failing on silicon. An automated tool that implements these techniques and is capable of debugging most common errors found in ATPG models and constraints is presented Results from applying the capability on Intel Pentium-4 processor's ATPG patterns are presented.
引用
收藏
页码:97 / 102
页数:6
相关论文
共 4 条
  • [1] KUSKO M, 1998, P IEEE ITC
  • [2] VENKATARAMAN S, 2002, INT TEST C OCT, P253
  • [3] Venkataraman S., 2000, VLSI TEST S
  • [4] YANG YS, 2003, INT TEST C OCT