Simple and hardware-efficient row-based direct-mapping estimators in fixed-width modified Booth multipliers

被引:1
作者
Li, Chung-Yi [1 ,2 ,3 ,4 ]
Chen, Yuan-Ho [1 ,2 ,5 ]
Lai, Lu-An [1 ]
Ye, Wen-Chi [1 ]
Yang, Jun [6 ,7 ]
机构
[1] Chang Gung Univ, Dept Elect Engn, Taoyuan, Taiwan
[2] Chang Gung Mem Hosp LinKou, Dept Radiat Oncol, Taoyuan, Taiwan
[3] Chang Gung Mem Hosp LinKou, Dept Tradit Chinese Med, Taoyuan, Taiwan
[4] Chang Gung Univ, Ctr Reliabil Sci & Technol, Taoyuan, Taiwan
[5] Chang Gung Mem Hosp LinKou, Inst Radiol Res, Taoyuan, Taiwan
[6] Chang Gung Univ, Dept Nanoelect Engn & Design, Taoyuan, Taiwan
[7] Singapore Univ Technol & Design, Singapore, Singapore
关键词
Booth fixed-width multiplier; hardware-efficient; high accurate; math probability; power-saving; row-based direct-mapping;
D O I
10.1002/cta.2937
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The great demand of high-performance fixed-width two's-complement modified Booth multipliers (FWBM) arises because of the wide applications of approximate computing. In this paper, a row-based direct-mapping (RDM) method for designing error estimators in FWBM is proposed. The proposed closed form is derived from probability summation of each entire row to avoid the long setup time of exhaustive simulations. Consequently, a simple and systematic procedure by the Karnaugh map can be utilized to design low-error and hardware-efficient compensation circuits for various widths of FWBMs. By checking the leading column of the truncation part, the extendable design principle can be easily applied to different lengths and different columns inspected. We use Synopsys Design Compiler and TSMC 90 nm standard cell library to synthesize the register transfer language (RTL) design of our proposed estimators. In addition, the RDM is synthesized using the Xilinx Vivado tool with Xilinx Kintex-7 XC7K325T-2FFG900C FPGA. Results of software simulation, hardware synthesis, and implementation experiment validate the high accuracy, hardware saving, and power efficiency of the proposed RDM estimators.
引用
收藏
页码:909 / 920
页数:12
相关论文
共 29 条
  • [11] Shift-register-based data transposition for cost-effective discrete cosine transform
    Hsia, Shih-Chang
    Wang, Szu-Hong
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (06) : 725 - 728
  • [12] Low latency flexible FPGA implementation of point multiplication on elliptic curves over GF(p)
    Javeed, Khalid
    Wang, Xiaojun
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (02) : 214 - 228
  • [13] Simplified carry save adder-based array multiplier scheme and circuits design
    Jia, Song
    Lyu, Shigong
    Li, Xiayu
    Liu, Li
    He, Yandong
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2015, 43 (09) : 1226 - 1234
  • [14] Low-error reduced-width booth multipliers for DSP applications
    Jou, SJ
    Tsai, MH
    Tsao, YL
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2003, 50 (11) : 1470 - 1474
  • [15] Low-error carry-free fixed-width multipliers with low-cost compensation circuits
    Juang, TB
    Hsiao, SF
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (06) : 299 - 303
  • [16] Modified Booth Multipliers With a Regular Partial Product Array
    Kuang, Shiann-Rong
    Wang, Jiun-Ping
    Guo, Cang-Yuan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (05) : 404 - 408
  • [17] Power-efficient compensation circuit for fixed-width multipliers
    Kumar, Ganjikunta Ganesh
    Sahoo, Subhendu K.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (04) : 505 - 509
  • [18] Balanced binary-tree decomposition for area-efficient pipelined FFT processing
    Lee, Hyun-Yong
    Park, In-Cheol
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (04) : 889 - 900
  • [19] Li CAY, 2023, INT J RADIAT BIOL, V99, P915, DOI [10.1007/s40815-020-01029-y, 10.1080/09553002.2021.1948139, 10.1109/GLOBECOM46510.2021.9685230]
  • [20] A Probabilistic Estimation Bias Circuit for Fixed-Width Booth Multiplier and Its DCT Applications
    Li, Chung-Yi
    Chen, Yuan-Ho
    Chang, Tsin-Yuan
    Chen, Jyun-Neng
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (04) : 215 - 219