A wide-band 280-MHz four-path time-interleaved bandpass sigma-delta modulator

被引:26
作者
Bernardinis, Gabriele
Borghetti, Fausto
Ferragina, Vincenzo
Fornasari, Andrea
Gatti, Umberto
Malcovati, Piero
Maloberti, Franco
机构
[1] Univ Pavia, Dept Elect, I-27100 Pavia, Italy
[2] Univ Pavia, Dept Elect Engn, I-27100 Pavia, Italy
关键词
calibration technique; time-interleaved ADC; sigma-delta (Sigma Delta) modulator;
D O I
10.1109/TCSI.2006.875191
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 0.35-mu m CMOS fourth-order bandpass; analog-digital sigma-delta (YA) modulator for wideband base stations receivers. The modulator, based on a time-interleaved four-path architecture, achieves an equivalent sampling frequency of 280 MHz, although the building blocks operate at only 70 MHz. In measurements, the prototype chip achieves a dynamic range of 72 dB (12 bits of resolution) with a signal bandwidth of 4.375 MHz centered around an intermediate frequency of 70 MHz. The measured spurious-free dynamic range is 69 dB. The Sigma Delta modulator dissipates 480 mW from a 3.3-V supply, including voltage reference buffers and output pads with high-driving capabilities, and occupies 20 mm(2) of silicon area.
引用
收藏
页码:1423 / 1432
页数:10
相关论文
共 22 条
[1]  
BADA AM, 2000, P WORKSH SOFTW RAD T
[2]  
BADA AM, 1999, P ICT 99 CHEJ KOR JU
[3]  
BARZARJANI S, 1998, IEEE T CIRCUITS SYST, V45, P547
[4]   TIME INTERLEAVED CONVERTER ARRAYS [J].
BLACK, WC ;
HODGES, DA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) :1022-1029
[5]  
Bosi A., 2005, IEEE INT SOL STAT CI, P174
[6]   3.3-V 240-MS/s CMOS bandpass ΣΔ modulator using a fast-settling double-sampling SC filter [J].
Cheung, VSL ;
Luong, HC .
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, :84-87
[7]  
*CWTS, IMT2000CWTS WGI
[8]   Gain and offset mismatch calibration in time-interleaved multipath A/D sigma-delta modulators [J].
Ferragina, V ;
Fornasari, A ;
Gatti, U ;
Malcovati, P ;
Maloberti, F .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (12) :2365-2373
[9]  
FERRAGINA V, 2004, P IEEE INT S CIRC SY, V1, P649
[10]   A 3.3-V, 15-bit, delta-sigma ADC with a signal bandwidth of 1.1 MHz for ADSL applications [J].
Geerts, Y ;
Marques, AM ;
Steyaert, MSJ ;
Sansen, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (07) :927-936