A 2.4-GHz Reference-Sampling Phase-Locked Loop That Simultaneously Achieves Low-Noise and Low-Spur Performance

被引:54
|
作者
Sharma, Jahnavi [1 ]
Krishnaswamy, Harish [2 ]
机构
[1] Intel Labs, Hillsboro, OR 97124 USA
[2] Columbia Univ, Dept Elect Engn, New York, NY 10027 USA
关键词
Clock generation; clock multiplier; clocks; frequency multiplication; frequency synthesizer; frequency tracking; jitter; loop noise; low jitter; low phase noise; low power; low spur; phase locked loop (PLL); phase noise; reference spur phase detector; sampling phase detector; sub-sampling (SS); sub-sampling phase detector (SS-PD); timing jitter; Type-I; LOW-POWER; PLL; OSCILLATOR; DESIGN;
D O I
10.1109/JSSC.2018.2889690
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dividerless synthesizers such as sub-sampling phase-locked loops (PLLs) and injection-locked clock multipliers have demonstrated some of the lowest jitters for a given power consumption (jitter-power FoM j metric). However, they contain a tradeoff between the spur and noise performance, where techniques incorporated for spur reduction adversely affect jitter or power performance. A new dividerless Type-I sampling PLL, called the reference sampling PLL (RS-PLL), which estimates the voltage-controlled oscillator (VCO) phase error by sampling the reference sine wave with a VCO square wave is demonstrated. A clock-and-isolation buffer which accelerates the VCO sine wave to a square wave sampling clock and simultaneously isolates the VCO tank from spur mechanisms in the sampler is included in place of a traditional reference buffer. By combining sampling clock buffer and VCO isolation functionalities into a single block, the RS-PLL eliminates the noise penalty of two separate buffers. The power penalty due to sampling at VCO frequency is restricted by limiting the activity of the switching circuits to the region around the reference zero crossing where the phase error information exists. The prototype RS-PLL implemented in 65-nm CMOS achieves a jitter-power FoMi of <-251 dB between 2.05 and 2.55 CHz with a reference spur of <-66 dBc at 50 MHz. In doing so, it improves upon the simultaneous noise and spur performance achieved by current state-of-the-art clock multipliers.
引用
收藏
页码:1407 / 1424
页数:18
相关论文
共 50 条
  • [41] A mmw Low-Noise Sub-Sampling Phase-Locked Loop with a Non-Pulsed Charge Pump, Frequency Calibration and a Compact Ultra-High-Q Resonator
    Kurth, Patrick
    Scholz, Philipp
    Nickel, Philip
    Hecht, Urs
    Wittenhagen, Enne
    Misselwitz, Kai
    Gerfers, Friedel
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [42] Improved Phase Noise Performance of PFD/CP Operating in 1.5 MHz-4.2 GHz for Phase-Locked Loop Application
    Pradhan, Nigidita
    Jana, Sanjay Kumar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (12) : 6651 - 6671
  • [43] A 2.4-GHz Class-AB FBAR-Based Low Phase Noise Oscillator Using Dynamic Tail-Current Biasing
    Ma, Shiyue
    Wang, Keping
    Meng, Fanyi
    Ma, Kaixue
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2024, 34 (02): : 225 - 228
  • [44] Design and Analysis of a K-Band Low-Phase-Noise Phase-Locked Loop With Subharmonically Injection-Locked Technique
    Yeh, Yen-Liang
    Chang, Hong-Yeh
    IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 2014, 61 (12) : 1927 - 1937
  • [45] Investigation of Noise Transfer Characteristics of Phase-Locked Loop using Sallen Key Low pass Filter
    Gupta, Satish Kumar
    Handique, Jayanta
    Roy, Ram Kishore
    Bezboruah, Tulshi
    2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, : 1131 - 1136
  • [46] Analysis of Low Phase Noise Graphene Oscillation Characteristics Under DC Bias in Phase-Locked Loop
    Xiang, Pengcheng
    Fang, Yong
    Zhang, Qingsong
    Zhang, Qi
    Xie, Ziwei
    Wang, Huijun
    Wang, Zhenyu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (09) : 3654 - 3658
  • [47] Improved Phase Noise Performance of PFD/CP Operating in 1.5 MHz– 4.2 GHz for Phase-Locked Loop Application
    Nigidita Pradhan
    Sanjay Kumar Jana
    Circuits, Systems, and Signal Processing, 2022, 41 : 6651 - 6671
  • [48] A 5.7-6.0 GHz CMOS PLL with low phase noise and-68 dBc reference spur
    Li, Xiaoqiang
    Zhang, Jingwei
    Zhang, Yuanzhi
    Wang, Wenshen
    Liu, Huimin
    Lu, Chao
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 85 : 23 - 31
  • [49] Low-jitter fast-locked 10.9−12.0 GHz charge-pump phase-locked loop
    Zhan, Yongzheng
    Li, Rengang
    Li, Tuo
    Zou, Xiaofeng
    Zhou, Yulong
    Hu, Qingsheng
    Li, Lianming
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2024, 58 (11): : 2290 - 2298
  • [50] A 10 GHz Phase-Locked Loop With a Compact Low-Pass Filter in 0.18 μm CMOS
    Li, Sin-Jhih
    Hsieh, Hsieh-Hung
    Lu, Liang-Hung
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2009, 19 (10) : 659 - 661