A 2.4-GHz Reference-Sampling Phase-Locked Loop That Simultaneously Achieves Low-Noise and Low-Spur Performance

被引:53
|
作者
Sharma, Jahnavi [1 ]
Krishnaswamy, Harish [2 ]
机构
[1] Intel Labs, Hillsboro, OR 97124 USA
[2] Columbia Univ, Dept Elect Engn, New York, NY 10027 USA
关键词
Clock generation; clock multiplier; clocks; frequency multiplication; frequency synthesizer; frequency tracking; jitter; loop noise; low jitter; low phase noise; low power; low spur; phase locked loop (PLL); phase noise; reference spur phase detector; sampling phase detector; sub-sampling (SS); sub-sampling phase detector (SS-PD); timing jitter; Type-I; LOW-POWER; PLL; OSCILLATOR; DESIGN;
D O I
10.1109/JSSC.2018.2889690
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dividerless synthesizers such as sub-sampling phase-locked loops (PLLs) and injection-locked clock multipliers have demonstrated some of the lowest jitters for a given power consumption (jitter-power FoM j metric). However, they contain a tradeoff between the spur and noise performance, where techniques incorporated for spur reduction adversely affect jitter or power performance. A new dividerless Type-I sampling PLL, called the reference sampling PLL (RS-PLL), which estimates the voltage-controlled oscillator (VCO) phase error by sampling the reference sine wave with a VCO square wave is demonstrated. A clock-and-isolation buffer which accelerates the VCO sine wave to a square wave sampling clock and simultaneously isolates the VCO tank from spur mechanisms in the sampler is included in place of a traditional reference buffer. By combining sampling clock buffer and VCO isolation functionalities into a single block, the RS-PLL eliminates the noise penalty of two separate buffers. The power penalty due to sampling at VCO frequency is restricted by limiting the activity of the switching circuits to the region around the reference zero crossing where the phase error information exists. The prototype RS-PLL implemented in 65-nm CMOS achieves a jitter-power FoMi of <-251 dB between 2.05 and 2.55 CHz with a reference spur of <-66 dBc at 50 MHz. In doing so, it improves upon the simultaneous noise and spur performance achieved by current state-of-the-art clock multipliers.
引用
收藏
页码:1407 / 1424
页数:18
相关论文
共 50 条
  • [31] A C-band low-noise frequency synthesizer based on digital phase-locked loop
    Yuan Xue-Lin
    Zhu Chang
    Yuan Nai-Chang
    2007 5TH INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, 2007, : 742 - +
  • [32] Low power low phase noise phase locked loop frequency synthesizer with fast locking mode for 2.4 GHz applications
    Liu, Xiaodong
    Feng, Peng
    Liu, Liyuan
    Wu, Nanjian
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (04)
  • [33] A low spur, low jitter 10-GHz phase-locked loop in 0.13-mu m CMOS technology
    Mei Niansong
    Sun Yu
    Lu Bo
    Pan Yaohua
    Huang Yumei
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (03)
  • [34] A 2.4-GHz all-digital phase-locked loop with a pipeline-ΔΣ time-to-digital converter
    Wang, Zixuan
    Hu, Shanwen
    Cai, Zhikuang
    Zhou, Bo
    Ji, Xincun
    Wang, Rong
    Guo, Yufeng
    IEICE ELECTRONICS EXPRESS, 2017, 14 (06):
  • [35] Ultra-Low Noise Optical Phase-Locked Loop
    Ayotte, Simon
    Babin, Andre
    Costin, Francois
    FIBER LASERS XI: TECHNOLOGY, SYSTEMS, AND APPLICATIONS, 2014, 8961
  • [36] A 2.4-GHz Frequency-Drift-Compensated Phase-Locked Loop With 2.43 ppm/°C Temperature Coefficient
    Hsieh, Cheng-En
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (03) : 501 - 510
  • [37] A Low Noise, Low Power Phase-Locked Loop, Using Optimization Methods
    Ghaderi, Noushin
    Erfani-jazi, Hamid Reza
    Mohseni-Mirabadi, Mehdi
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2016, 2016 (2016)
  • [38] A low jitter,low spur multiphase phase-locked loop for an IR-UWB receiver
    邵轲
    陈虎
    潘姚华
    洪志良
    半导体学报, 2010, 31 (08) : 121 - 125
  • [39] A low jitter, low spur multiphase phase-locked loop for an IR-UWB receiver
    Shao Ke
    Chen Hu
    Pan Yaohua
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (08)
  • [40] A 2.4-GHz Low-power Low-IF Receiver Employing a Quadrature Low-noise Amplifier for Bluetooth Low Energy Applications
    Park, Beomyu
    Kwon, Kuduck
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (05) : 415 - 422