A 2.4-GHz Reference-Sampling Phase-Locked Loop That Simultaneously Achieves Low-Noise and Low-Spur Performance

被引:53
|
作者
Sharma, Jahnavi [1 ]
Krishnaswamy, Harish [2 ]
机构
[1] Intel Labs, Hillsboro, OR 97124 USA
[2] Columbia Univ, Dept Elect Engn, New York, NY 10027 USA
关键词
Clock generation; clock multiplier; clocks; frequency multiplication; frequency synthesizer; frequency tracking; jitter; loop noise; low jitter; low phase noise; low power; low spur; phase locked loop (PLL); phase noise; reference spur phase detector; sampling phase detector; sub-sampling (SS); sub-sampling phase detector (SS-PD); timing jitter; Type-I; LOW-POWER; PLL; OSCILLATOR; DESIGN;
D O I
10.1109/JSSC.2018.2889690
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dividerless synthesizers such as sub-sampling phase-locked loops (PLLs) and injection-locked clock multipliers have demonstrated some of the lowest jitters for a given power consumption (jitter-power FoM j metric). However, they contain a tradeoff between the spur and noise performance, where techniques incorporated for spur reduction adversely affect jitter or power performance. A new dividerless Type-I sampling PLL, called the reference sampling PLL (RS-PLL), which estimates the voltage-controlled oscillator (VCO) phase error by sampling the reference sine wave with a VCO square wave is demonstrated. A clock-and-isolation buffer which accelerates the VCO sine wave to a square wave sampling clock and simultaneously isolates the VCO tank from spur mechanisms in the sampler is included in place of a traditional reference buffer. By combining sampling clock buffer and VCO isolation functionalities into a single block, the RS-PLL eliminates the noise penalty of two separate buffers. The power penalty due to sampling at VCO frequency is restricted by limiting the activity of the switching circuits to the region around the reference zero crossing where the phase error information exists. The prototype RS-PLL implemented in 65-nm CMOS achieves a jitter-power FoMi of <-251 dB between 2.05 and 2.55 CHz with a reference spur of <-66 dBc at 50 MHz. In doing so, it improves upon the simultaneous noise and spur performance achieved by current state-of-the-art clock multipliers.
引用
收藏
页码:1407 / 1424
页数:18
相关论文
共 50 条
  • [1] Low-Spur Technique For Integer-N Phase-Locked Loop
    Liao, Te-Wen
    Su, Jun-Ren
    Hung, Chung-Chih
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 546 - 549
  • [2] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 331 - 334
  • [3] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1513 - 1521
  • [4] A Fast Locking Phase-Locked Loop with Low Reference Spur
    Abedi, Mostafa
    Hasani, Javad Yavand
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 92 - 97
  • [5] Phase-locked DRO achieves low noise and cost at 26 GHz
    不详
    MICROWAVES & RF, 2000, 39 (06) : 144 - +
  • [6] An integrated 10 GHz low-noise phase-locked loop with improved PVT tolerance
    Kai Hu
    Sabbir A. Osmany
    J. Christoph Scheytt
    Frank Herzel
    Analog Integrated Circuits and Signal Processing, 2011, 67 : 319 - 330
  • [7] An integrated 10 GHz low-noise phase-locked loop with improved PVT tolerance
    Hu, Kai
    Osmany, Sabbir A.
    Scheytt, J. Christoph
    Herzel, Frank
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 67 (03) : 319 - 330
  • [8] Low-gain-wide-range 2.4-GHz Phase Locked Loop
    Rahajandraibe, W.
    Zaid, L.
    De Beaupre, V. Cheynet
    Roche, J.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 26 - 29
  • [9] A low-noise phase-locked loop design by loop bandwidth optimization
    Lim, K
    Park, CH
    Kim, DS
    Kim, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (06) : 807 - 815
  • [10] A low reference spur quadrature phase-locked loop for UWB systems
    Fu Haipeng
    Cai Deyun
    Ren Junyan
    Li Wei
    Li Ning
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (11)