Room-temperature low-dimensional effects in Pi-gate SOI MOSFETs

被引:18
作者
Colinge, J. P. [1 ]
Xiong, Weize
Cleavelin, C. R.
Schulz, T.
Schruefer, K.
Matthews, K.
Patruno, P.
机构
[1] Univ Calif Davis, Dept Elect & Comp Engn, Davis, CA 95616 USA
[2] Texas Instruments Inc, Dallas, TX 75243 USA
[3] Infineon Technol, D-85579 Neubiberg, Germany
[4] ATDF Inc, Austin, TX 78741 USA
[5] SOITEC SA, F-38190 Bernin, France
关键词
D O I
10.1109/LED.2006.881086
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Evidence of a one-dimensional subband formation is found in Pi-gate SOI MOSFETs at room temperature as oscillations are found in the I-D (V-G) characteristics. These oscillations correspond to an intersubband scattering. Even though the height-to-width ratio of the silicon fins is equal to five, the device behavior is better described by a one-dimensional semiconductor theory than by a two-dimensional gas model.
引用
收藏
页码:775 / 777
页数:3
相关论文
共 8 条
[1]   Quantum-mechanical effects in trigate SOI MOSFETs [J].
Colinge, JP ;
Alderman, JC ;
Xiong, WZ ;
Cleavelin, CR .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (05) :1131-1136
[2]   Low-temperature electron mobility in trigate SOI MOSFETs [J].
Colinge, JP ;
Quinn, AJ ;
Floyd, L ;
Redmond, G ;
Alderman, JC ;
Xiong, WZ ;
Cleavelin, CR ;
Schulz, T ;
Schruefer, K ;
Knoblinger, G ;
Patruno, P .
IEEE ELECTRON DEVICE LETTERS, 2006, 27 (02) :120-122
[3]   Multiple-gate SOI MOSFETs [J].
Colinge, JP .
SOLID-STATE ELECTRONICS, 2004, 48 (06) :897-905
[4]   High performance fully-depleted tri-gate CMOS transistors [J].
Doyle, BS ;
Datta, S ;
Doczy, M ;
Hareland, S ;
Jin, B ;
Kavalieros, J ;
Linton, T ;
Murthy, A ;
Rios, R ;
Chau, R .
IEEE ELECTRON DEVICE LETTERS, 2003, 24 (04) :263-265
[5]   Fabrication of wire-MOSFETs on silicon-on-insulator substrate [J].
Heuser, M ;
Baus, M ;
Hadam, B ;
Winkler, O ;
Spangenberg, B ;
Granzner, R ;
Lemme, M ;
Kurz, H .
MICROELECTRONIC ENGINEERING, 2002, 61-2 :613-618
[6]   FinFET analogue characterization from DC to 110 GHz [J].
Lederer, D ;
Kilchytska, V ;
Rudenko, T ;
Collaert, N ;
Flandre, D ;
Dixit, A ;
De Meyer, K ;
Raskin, JP .
SOLID-STATE ELECTRONICS, 2005, 49 (09) :1488-1496
[7]   Influence of channel width on n- and p-type nano-wire-MOSFETs on silicon on insulator substrate [J].
Lemme, M ;
Mollenhauer, T ;
Henschel, W ;
Wahlbrink, T ;
Heuser, M ;
Baus, M ;
Winkler, O ;
Spangenberg, B ;
Granzner, R ;
Schwierz, F ;
Kurz, H .
MICROELECTRONIC ENGINEERING, 2003, 67-8 :810-817
[8]   Electron mobility and magneto transport study of ultra-thin channel double-gate Si MOSFETs [J].
Prunnila, M ;
Ahopelto, J ;
Gamiz, F .
SOLID-STATE ELECTRONICS, 2005, 49 (09) :1516-1521