A Fault Tolerance Technique for Combinational Circuits Based on Selective-Transistor Redundancy

被引:29
|
作者
Sheikh, Ahmad T. [1 ]
El-Maleh, Aiman H. [2 ]
Elrabaa, Muhammad E. S. [2 ]
Sait, Sadiq M. [2 ]
机构
[1] King Fahd Univ Petr & Minerals, Coll Comp Sci & Engn, Dhahran 31261, Saudi Arabia
[2] King Fahd Univ Petr & Minerals, Dept Comp Engn, Dhahran 31261, Saudi Arabia
关键词
Fault tolerance; logic synthesis; radiation hardening; single event multiple upsets; single event transient (SET); single event upset (SEU); soft error tolerance; SEQUENTIAL-CIRCUITS; SOFT ERRORS; DESIGN; MITIGATION; CHARGE; LOGIC; NANOTECHNOLOGY; TECHNOLOGIES; ARCHITECTURE; SIMULATION;
D O I
10.1109/TVLSI.2016.2569532
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With fabrication technology reaching nanolevels, systems are becoming more prone to manufacturing defects with higher susceptibility to soft errors. This paper is focused on designing combinational circuits for soft error tolerance with minimal area overhead. The idea is based on analyzing random pattern testability of faults in a circuit and protecting sensitive transistors, whose soft error detection probability is relatively high, until desired circuit reliability is achieved or a given area overhead constraint is met. Transistors are protected based on duplicating and sizing a subset of transistors necessary for providing the protection. In addition to that, a novel gate-level reliability evaluation technique is proposed that provides similar results to reliability evaluation at the transistor level (using SPICE) with the orders of magnitude reduction in CPU time. LGSynth'91 benchmark circuits are used to evaluate the proposed algorithm. Simulation results show that the proposed algorithm achieves better reliability than other transistor sizing-based techniques and the triple modular redundancy technique with significantly lower area overhead for 130-nm process technology at a ground level.
引用
收藏
页码:224 / 237
页数:14
相关论文
共 35 条
  • [21] FPGA Based Multiple Fault Tolerant and Recoverable Technique Using Triple Modular Redundancy (FRTMR)
    Anjankar, Shubham C.
    Kolte, Mahesh T.
    Pund, Ajinkya
    Kolte, Pratiksha
    Kumar, Ankita
    Mankar, Pranav
    Ambhore, Kunal
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON COMMUNICATION, COMPUTING AND VIRTUALIZATION (ICCCV) 2016, 2016, 79 : 827 - 834
  • [22] Correcting Errors in Color Image Encryption Algorithm Based on Fault Tolerance Technique
    Mohamed, Heba G.
    Alrowais, Fadwa
    ElKamchouchi, Dalia H.
    ELECTRONICS, 2021, 10 (23)
  • [23] A Digital Root Based Modular Reduction Technique for Power Efficient, Fault Tolerance in FPGAs
    Dorrance, Richard
    Belogolovy, Andrey
    Wang, Hechen
    Zhang, Xue
    2020 30TH INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2020, : 341 - 346
  • [24] Online Fault Tolerance Technique for TSV-Based 3-D-IC
    Zhao, Yi
    Khursheed, Saqib
    Al-Hashimi, Bashir M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (08) : 1567 - 1571
  • [25] A Novel TDMA-Based Fault Tolerance Technique for the TSVs in 3D-ICs Using Honeycomb Topology
    Ni, Tianming
    Yang, Zhao
    Chang, Hao
    Zhang, Xiaoqiang
    Lu, Lin
    Yan, Aibin
    Huang, Zhengfeng
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (02) : 724 - 734
  • [26] Automatic Risk-based Selective Redundancy for Fault-tolerant Task-parallel HPC Applications
    Subasi, Omer
    Unsal, Osman
    Krishnamoorthy, Sriram
    PROCEEDINGS OF ESPM2 2017: THIRD INTERNATIONAL WORKSHOP ON EXTREME SCALE PROGRAMMING MODELS AND MIDDLEWARE, 2017,
  • [27] Survey on Redundancy Based-Fault tolerance methods for Processors and Hardware accelerators - Trends in Quantum Computing, Heterogeneous Systems and Reliability
    Venkatesha, Shashikiran
    Parthasarathi, Ranjani
    ACM COMPUTING SURVEYS, 2024, 56 (11)
  • [28] Master-Slave TMR Inspired Technique for Fault Tolerance of SRAM-based FPGA
    Lahrach, Farid
    Doumar, Abderrahim
    Chatelet, Eric
    Abdaoui, Abderrazek
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 58 - 62
  • [29] Provenance-based fault tolerance technique recommendation for cloud-based scientific workflows: a practical approach
    Guedes, Thaylon
    Jesus, Leonardo A.
    Ocana, Kary A. C. S.
    Drummond, Lucia M. A.
    de Oliveira, Daniel
    CLUSTER COMPUTING-THE JOURNAL OF NETWORKS SOFTWARE TOOLS AND APPLICATIONS, 2020, 23 (01): : 123 - 148
  • [30] Markov chain-based analysis and fault tolerance technique for enhancing chain-based routing in WSNs
    Jalili, Ahmad
    Alzubi, Jafar A.
    Rezaei, Roghayeh
    Webber, Julian L.
    Fernandez-Campusano, Christian
    Gheisari, Mehdi
    Amin, Rashid
    Mehbodniya, Abolfazl
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2024, 36 (12)