Low Jitter Circuits in Digital System using Phase Locked Loop

被引:0
|
作者
Telba, Ahmed [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, Coll Engn, Riyadh 11421, Saudi Arabia
关键词
Jitter; oscillator noise; oscillator stability; phase jitter; phase locked loops; phase noise; voltage controlled oscillators;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
It is important to eliminate noise at the early stages of communication systems. The Phase-Locked Loop (PLL) is designed to simplify different tasks such as clock recovery, data retiming, frequency translation and clock smoothing applications. The output signal from a given PLL suffers from an associated jitter especially at high bit rate resulting in bit errors at the receiver side and may cause malfunctioning for the all network if this error exceeds a certain threshold level. Lots of research work has been done towards analyzing, modeling and overcoming the problem of jitter associated with clock recovery circuits. One of the most recent approaches is to use a de-jitter circuit that uses a PLL clock recovery circuit by using another PLL with quartz stabilized (Voltage Controlled Crystal Oscillator) VCXO which gives superior stability and jitter performance. In this paper, the problem of jitter in clock recovery circuits will be studied and analyzed. The main objective is to develop an improved de-jitter circuit that may add some features to the already existing VCXO technique.
引用
收藏
页码:1029 / 1033
页数:5
相关论文
共 50 条
  • [1] A Low-Jitter All-Digital Phase-Locked Loop Using a Suppressive Digital Loop Filter
    Hsu, Hsuan-Jung
    Huang, Shi-Yu
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 158 - 161
  • [2] Low Jitter Hybrid Phase Locked Loop
    Raj, R. Prithivi
    Balaji, S.
    Srinivasan, K. S.
    Senthilnathan, S.
    2012 THIRD INTERNATIONAL CONFERENCE ON EMERGING APPLICATIONS OF INFORMATION TECHNOLOGY (EAIT), 2012, : 458 - 461
  • [3] Design of a low jitter phase locked loop
    Microelectronic Center, Harbin Institute of Technology, Harbin 150001, China
    Guti Dianzixue Yanjiu Yu Jinzhan, 2008, 4 (564-568):
  • [4] DIGITAL PHASE-LOCKED LOOP WITH JITTER BOUNDED
    WALTERS, SM
    TROUDET, T
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (07): : 980 - 987
  • [5] JITTER REDUCTION OF A DIGITAL PHASE-LOCKED LOOP
    YAMASHITA, M
    TSUJI, T
    NISHIMURA, T
    MURATA, M
    NAMEKAWA, T
    PROCEEDINGS OF THE IEEE, 1976, 64 (11) : 1640 - 1641
  • [6] A Low Jitter Digital Phase-Locked Loop With a Hybrid Analog/Digital PI Control
    Jung, Seok Min
    Roveda, Janet Meiling
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [7] A study of low jitter Phase Locked Loop for SPDIF
    Kim, JiHoon
    Moon, Yong
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 184 - 185
  • [8] A low jitter all - digital phase - locked loop in 180 nm CMOS technology
    Shumkin, O. V.
    Butuzov, V. A.
    Normanov, D. D.
    Ivanov, P. Yu
    INTERNATIONAL CONFERENCE ON PARTICLE PHYSICS AND ASTROPHYSICS (ICPPA-2015), PTS 1-4, 2016, 675
  • [9] An All-Digital Phase-Locked Loop with Fast Acquisition and Low Jitter
    Zhao, Jun
    Kim, Yong-Bin
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 277 - 280
  • [10] DETERMINATION OF THE TOLERABLE PHASE JITTER IN A DIGITAL PHASE-LOCKED LOOP
    BARTEL, W
    FREQUENZ, 1979, 33 (02) : 51 - 57