Test generation for open defects in CMOS circuits

被引:13
作者
Devtaprasanna, N. [1 ]
Gunda, A. [2 ]
Krishnamurthy, P. [2 ]
Reddy, S. M. [1 ]
Porneranz, I. [3 ]
机构
[1] Univ Iowa, Dept ECE, Iowa City, IA 52242 USA
[2] LSI Log Corp, Milpitas, CA 95035 USA
[3] Purdue Univ, Sch ECE, W Lafayette, IN 47907 USA
来源
21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS | 2006年
关键词
D O I
10.1109/DFT.2006.62
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Open defects in CMOS circuits require two-pattern tests for detection. Traditionally, the only two-pattern tests included in manufacturing test are those targeting transition delay faults. Such tests, however, do not provide complete coverage of all the open defects. In this paper we propose the use of a unified test set that detects all inline resistance faults which model interconnect open defects and all transistor stuck-open faults which model intra-gate open defects in order to obtain a comprehensive coverage of open defects. We also describe a method of generating the proposed test set using an ATPG program for transition delay faults whose sizes are comparable to transition delay fault based test set.
引用
收藏
页码:41 / +
页数:3
相关论文
共 22 条
[11]  
KONUK H, 1996, P IEEE T CAD, P1555
[12]   Testing for resistive opens and stuck opens [J].
Li, JCM ;
Tseng, CW ;
McCluskey, EJ .
INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, :1049-1058
[13]  
Li JCM, 2002, IEEE VLSI TEST SYMP, P189
[14]  
Maly W., 1988, IEEE International Conference on Computer-Aided Design, ICCAD-88. Digest of Technical Papers (IEEE Cat. No.88CH2657-5), P344, DOI 10.1109/ICCAD.1988.122525
[15]   ELF-Murphy data on defects and test sets [J].
McCluskey, EJ ;
Al-Yamani, A ;
Li, JCM ;
Tseng, CW ;
Volkerink, E ;
Ferhani, FF ;
Li, E ;
Mitra, S .
22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2004, :16-22
[16]  
Patil S., 1992, Proceedings International Test Conference 1992 (Cat. No.92CH3191-4), P714, DOI 10.1109/TEST.1992.527893
[17]   On testing of interconnect open defects in combinational logic circuits with stems of large fanout [J].
Reddy, SM ;
Pomeranz, I ;
Tang, HX ;
Kajihara, S ;
Kinoshita, K .
INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, :83-89
[18]  
REDDY SM, 1984, P INT S FAULT TOL CO, P44
[19]   ELECTRICAL ANALYSIS AND MODELING OF FLOATING-GATE FAULT [J].
RENOVELL, M ;
CAMBON, G .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (11) :1450-1458
[20]  
Savir J., 1994, Proceedings 12th IEEE VLSI Test Symposium (Cat. No.94TH0645-2), P284, DOI 10.1109/VTEST.1994.292299