Test generation for open defects in CMOS circuits

被引:13
作者
Devtaprasanna, N. [1 ]
Gunda, A. [2 ]
Krishnamurthy, P. [2 ]
Reddy, S. M. [1 ]
Porneranz, I. [3 ]
机构
[1] Univ Iowa, Dept ECE, Iowa City, IA 52242 USA
[2] LSI Log Corp, Milpitas, CA 95035 USA
[3] Purdue Univ, Sch ECE, W Lafayette, IN 47907 USA
来源
21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS | 2006年
关键词
D O I
10.1109/DFT.2006.62
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Open defects in CMOS circuits require two-pattern tests for detection. Traditionally, the only two-pattern tests included in manufacturing test are those targeting transition delay faults. Such tests, however, do not provide complete coverage of all the open defects. In this paper we propose the use of a unified test set that detects all inline resistance faults which model interconnect open defects and all transistor stuck-open faults which model intra-gate open defects in order to obtain a comprehensive coverage of open defects. We also describe a method of generating the proposed test set using an ATPG program for transition delay faults whose sizes are comparable to transition delay fault based test set.
引用
收藏
页码:41 / +
页数:3
相关论文
共 22 条
[1]   Defective behaviours of resistive opens in interconnect lines [J].
Arumí, D ;
Rodríguez-Montañés, R ;
Figueras, J .
ETS 2005:10TH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2005, :28-33
[2]  
Benware B, 2004, INT TEST CONF P, P1285
[3]  
Benware B, 2003, INT TEST CONF P, P1031, DOI 10.1109/TEST.2003.1271091
[4]   Fault models for speed failures caused by bridges and opens [J].
Chakravarty, S ;
Jain, A .
20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, :373-378
[5]   Experimental evaluation of scan tests for bridges [J].
Chakravarty, S ;
Jain, A ;
Radhakrishnan, N ;
Savage, EW ;
Zachariah, TS .
INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, :509-518
[6]   ELECTRICAL MODEL OF THE FLOATING-GATE DEFECT IN CMOS ICS - IMPLICATIONS ON IDDQ TESTING [J].
CHAMPAC, VH ;
RUBIO, A ;
FIGUERAS, J .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (03) :359-369
[7]  
Dervisoglu B. I., 1991, Proceedings. International Test Conference 1991 (IEEE Cat. No.91CH3032-0), P365, DOI 10.1109/TEST.1991.519696
[8]  
Devtaprasanna N, 2006, PROC EUR TEST SYMP, P185
[9]  
HAWKINS CF, 1994, INTERNATIONAL TEST CONFERENCE 1994, PROCEEDINGS, P413, DOI 10.1109/TEST.1994.527983
[10]  
Konuk H, 1997, 1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, P548, DOI 10.1109/ICCAD.1997.643593