A clock methodology for high-performance microprocessors

被引:1
|
作者
Carrig, KM
Chu, AM
Ferraiolo, FD
Petrovick, JG
Scott, PA
Weiss, RJ
机构
[1] FIRST PASS,NW PALM WAY,FL
[2] CADENCE DESIGN SYST,SAN JOSE,CA
来源
JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY | 1997年 / 16卷 / 2-3期
关键词
D O I
10.1023/A:1007999209786
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses an effective clock methodology for the design of high-performance microprocessors. Key attributes include the clustering and balancing of crock loads, multiple clock domains, a balanced clock router with variable width wires to minimize skew, hierarchical clock wiring, automated verification, an interface to the Cadence Design Framework II(TM) environment, and a complete network model of the clock distribution, including loads. This crock methodology enabled creation of the entire clock network, including verification, in less than three days with approximately 180 ps of skew.
引用
收藏
页码:217 / 224
页数:8
相关论文
共 50 条
  • [41] Special issue on High-Performance and Low-Power Microprocessors - Foreword
    Iwamura, J
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (02) : 233 - 234
  • [42] System-level dynamic thermal management for high-performance microprocessors
    Kumar, Amit
    Shang, Li
    Peh, Li-Shiuan
    Jha, Niraj K.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (01) : 96 - 108
  • [43] Tradeoffs in modeling the response of power delivery systems of high-performance microprocessors
    Beker, B
    Hirsch, T
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2000, : 77 - 80
  • [44] Design of High-Performance Mixed-Clock FIFO
    Maurya, Shilpi
    Sharma, Satyendra
    Saroj, Jitendra
    ADVANCES IN SYSTEM OPTIMIZATION AND CONTROL, 2019, 509 : 23 - 31
  • [45] High-performance single clock cycle CMOS comparator
    Lam, HM
    Tsui, CY
    ELECTRONICS LETTERS, 2006, 42 (02) : 75 - 77
  • [46] A methodology for high-performance operating interface design
    Lo, Chi-Hung
    Ko, Ya-Chuan
    Hsiao, Shih-Wen
    CONCURRENT ENGINEERING-RESEARCH AND APPLICATIONS, 2015, 23 (02): : 110 - 123
  • [47] A mix proportioning methodology for high-performance concrete
    Chang, TP
    Chuang, FC
    Lin, HC
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 1996, 19 (06) : 645 - 655
  • [48] HIGH-PERFORMANCE CLOCK GENERATION SUPPORTING A HIGH DEGREE OF TESTABILITY.
    Anon
    IBM technical disclosure bulletin, 1985, 28 (06): : 2438 - 2440
  • [49] Datapath Error Detection Using Hybrid Detection Approach for High-Performance Microprocessors
    Chen, Yung-Yuan
    Leu, Kuen-Long
    Chang, Kun-Chun
    PROCEEDINGS OF THE 12TH WSEAS INTERNATIONAL CONFERENCE ON COMPUTERS , PTS 1-3: NEW ASPECTS OF COMPUTERS, 2008, : 95 - +
  • [50] Power Delivery for High-Performance Microprocessors-Challenges, Solutions, and Future Trends
    Radhakrishnan, Kaladhar
    Swaminathan, Madhavan
    Bhattacharyya, Bidyut K.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (04): : 655 - 671