Experimental Analysis of Thermal Coupling in 3-D Integrated Circuits

被引:10
|
作者
Savidis, Ioannis [1 ]
Vaisband, Boris [2 ]
Friedman, Eby G. [2 ]
机构
[1] Drexel Univ, Dept Elect & Comp Engn, Philadelphia, PA 19104 USA
[2] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
基金
美国国家科学基金会;
关键词
3-D heat transfer; 3-D integrated circuit (IC); 3-D thermal effects; thermal propagation; SILICON; CONDUCTIVITY; SYSTEMS; POWER;
D O I
10.1109/TVLSI.2014.2357441
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 3-D test circuit examining thermal propagation within a through-silicon via-based 3-D integrated stack has been designed, fabricated, and tested. Design insight into thermal coupling in 3-D integrated circuits (ICs) through both experiment and simulation is provided, and suggestions to mitigate thermal effects in 3-D ICs are offered. Two wafers are vertically bonded to form a 3-D stack. Intraplane and interplane thermal coupling is investigated through single-point heat generation using resistive thermal heaters and temperature monitoring through four-point resistive measurements. Thermal paths are identified and analyzed based on the metric of thermal resistance per unit length. The peak steady-state temperature due to die location within a 3-D stack is described. The reduction in peak temperature through fan-based active cooling is also reported. Thermal propagation from a heat source located on the backside of the silicon is examined with both back metal and on-chip thermal sensors. A comparison of thermal coupling between two different heat sources on the same device plane is also provided.
引用
收藏
页码:2077 / 2089
页数:13
相关论文
共 50 条
  • [21] Design tools for 3-D integrated circuits
    Das, S
    Chandrakasan, A
    Reif, R
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 53 - 56
  • [22] WireFET technology for 3-D integrated circuits
    Varadarajan, Vidya
    Yasuda, Yuri
    Balasubramanian, Srirarn
    Liu, Tsu-Jae King
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 831 - +
  • [23] An Effective Approach for Thermal Performance Analysis of 3-D Integrated Circuits With Through-Silicon Vias
    Chai, Jingrui
    Dong, Gang
    Yang, Yintang
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (05): : 877 - 887
  • [24] Parallel Thermal Analysis of 3-D Integrated Circuits With Liquid Cooling on CPU-GPU Platforms
    Liu, Xue-Xin
    Zhai, Kuangya
    Liu, Zao
    He, Kai
    Tan, Sheldon X-D
    Yu, Wenjian
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 575 - 579
  • [25] FAST THERMAL ANALYSIS OF VERTICALLY INTEGRATED CIRCUITS (3-D ICS) USING POWER BLURRING METHOD
    Park, Je-Hyoung
    Shakouri, Ali
    Kang, Sung-Mo
    IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 2, 2010, : 701 - 707
  • [26] Noise Coupling Due To Through Silicon Vias (TSVs) in 3-D Integrated Circuits
    Salman, Emre
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1411 - 1414
  • [27] THERMAL MODEL FOR 3-D INTEGRATED CIRCUITS WITH INTEGRATED MLGNR-BASED THROUGH SILICON VIA
    Xu, Peng
    Pan, Zhong-Liang
    THERMAL SCIENCE, 2020, 24 (03): : 2067 - 2075
  • [28] Thermal Simulation of 3-D Stacked Integrated Circuits with Layered Finite Element Method
    Li, Bo
    Tang, Min
    Zhi, Yuwen
    Yu, Huixian
    2019 PHOTONICS & ELECTROMAGNETICS RESEARCH SYMPOSIUM - FALL (PIERS - FALL), 2019, : 1883 - 1886
  • [29] Junction-Level Thermal Analysis of 3-D Integrated Circuits Using High Definition Power Blurring
    Melamed, Samson
    Thorolfsson, Thorlindur
    Harris, T. Robert
    Priyadarshi, Shivam
    Franzon, Paul
    Steer, Michael B.
    Davis, W. Rhett
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (05) : 676 - 689
  • [30] Design of Magnetic Transceivers for 3-D Integrated Circuits
    Korenivski, Vladislav
    IEEE TRANSACTIONS ON MAGNETICS, 2014, 50 (11)