Experimental Analysis of Thermal Coupling in 3-D Integrated Circuits

被引:11
作者
Savidis, Ioannis [1 ]
Vaisband, Boris [2 ]
Friedman, Eby G. [2 ]
机构
[1] Drexel Univ, Dept Elect & Comp Engn, Philadelphia, PA 19104 USA
[2] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
基金
美国国家科学基金会;
关键词
3-D heat transfer; 3-D integrated circuit (IC); 3-D thermal effects; thermal propagation; SILICON; CONDUCTIVITY; SYSTEMS; POWER;
D O I
10.1109/TVLSI.2014.2357441
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 3-D test circuit examining thermal propagation within a through-silicon via-based 3-D integrated stack has been designed, fabricated, and tested. Design insight into thermal coupling in 3-D integrated circuits (ICs) through both experiment and simulation is provided, and suggestions to mitigate thermal effects in 3-D ICs are offered. Two wafers are vertically bonded to form a 3-D stack. Intraplane and interplane thermal coupling is investigated through single-point heat generation using resistive thermal heaters and temperature monitoring through four-point resistive measurements. Thermal paths are identified and analyzed based on the metric of thermal resistance per unit length. The peak steady-state temperature due to die location within a 3-D stack is described. The reduction in peak temperature through fan-based active cooling is also reported. Thermal propagation from a heat source located on the backside of the silicon is examined with both back metal and on-chip thermal sensors. A comparison of thermal coupling between two different heat sources on the same device plane is also provided.
引用
收藏
页码:2077 / 2089
页数:13
相关论文
共 43 条
[1]  
Andersen TM, 2013, APPL POWER ELECT CO, P692, DOI 10.1109/APEC.2013.6520285
[2]  
[Anonymous], 2008, P EUROSIME INT C THE
[3]  
[Anonymous], 1960, TUNGST SHEET ROLL PR
[4]   Thermal conduction in doped single-crystal silicon films [J].
Asheghi, M ;
Kurabayashi, K ;
Kasnavi, R ;
Goodson, KE .
JOURNAL OF APPLIED PHYSICS, 2002, 91 (08) :5079-5088
[5]   3D Heterogeneous Integrated Systems: Liquid Cooling, Power Delivery, and Implementation [J].
Bakir, Muhannad S. ;
King, Calvin ;
Sekar, Deepak ;
Thacker, Hiren ;
Dang, Bing ;
Huang, Gang ;
Naeemi, Azad ;
Meindl, James D. .
PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, :663-670
[6]   Wire congestion and thermal aware 3D global placement [J].
Balakrishnan, Karthik ;
Nanda, Vidit ;
Easwar, Siddharth ;
Lim, Sung Kyu .
ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, :1131-1134
[7]  
Banerjee K., 1999, Proceedings 1999 Design Automation Conference (Cat. No. 99CH36361), P885, DOI 10.1109/DAC.1999.782207
[8]   Through silicon via copper electrodeposition for 3D integration [J].
Beica, Rozalia ;
Sharbono, Charles ;
Ritzdorf, Tom .
58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, :577-+
[9]  
Burton EA, 2014, APPL POWER ELECT CO, P432, DOI 10.1109/APEC.2014.6803344
[10]   Through Silicon Via Aware Design Planning for Thermally Efficient 3-D Integrated Circuits [J].
Chen, Yibo ;
Kursun, Eren ;
Motschman, Dave ;
Johnson, Charles ;
Xie, Yuan .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (09) :1335-1346