Design and simulation of an innovative CMOS ternary 3 to 1 multiplexer and the design of ternary half adder using ternary 3 to 1 multiplexer

被引:12
作者
Jahangir, Mohd Ziauddin [1 ]
Mounika, J. [1 ]
机构
[1] CBIT, Dept ECE, Hyderabad, India
来源
MICROELECTRONICS JOURNAL | 2019年 / 90卷
关键词
Ternary multiplexer; Ternary half adder; Ternary 3:1 mux; Ternary logic; Ternary decoder;
D O I
10.1016/j.mejo.2019.05.007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work intends to prove that complex ternary combinational circuits can be custom designed using the conventional CMOS technology. This work focuses on implementing specific combinational circuits i.e. ternary 3 to 1 multiplexer circuit and Ternary Half Adder circuit in the conventional CMOS technology. In the binary digital system, it is known that any combinational logic can be implemented using multiplexer and basic logic gates. The same approach holds good in ternary logic as well. As almost any ternary combinational logic can be implemented using a ternary multiplexer, In this work it is proposed to design a fully customised ternary multiplexer. The proposed 3:1 ternary multiplexer will be used to design a ternary combinational circuit namely a Ternary Half Adder. As the aim of the work is to prove the feasibility of a ternary logic design on CMOS technology, the major attention is paid on realising the functionality of the ternary combinational circuits, rather than optimizing them for power. The circuits are designed and simulated in Cadence Virtuoso using 180 nm technology.
引用
收藏
页码:82 / 87
页数:6
相关论文
共 9 条
[1]   A framework for design of multivalued logic functions and its application using CMOS ternary switches [J].
Ali, MAH ;
HassanAlshiroofi, FJ ;
Rotithor, HG .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1996, 43 (04) :279-289
[2]  
Dhande A. P., 2014 2 INT C DEV CIR
[3]  
Ghiye Vikram, 2014, 4 INT C COMM SYST NE
[4]  
Jahangir M. Z., 2015, 2016 IEEE IND C INDI, P1
[5]   Design and Evaluation of Multiple Valued Logic Gates Using Pseudo N-Type Carbon Nanotube FETs [J].
Liang, Jinghang ;
Chen, Linbin ;
Han, Jie ;
Lombardi, Fabrizio .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2014, 13 (04) :695-708
[6]   A Novel CNTFET-Based Ternary Logic Gate Design [J].
Lin, Sheng ;
Kim, Yong-Bin ;
Lombardi, Fabrizio .
2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, :435-438
[7]  
Mounika J., 2016, 2016 INT C CIRC POW, P1, DOI DOI 10.1109/ICCPCT.2016.7530153
[8]  
Saidutt PV, 2012, 2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), P85, DOI 10.1109/PrimeAsia.2012.6458632
[9]  
Vudadha Chetan, PRIME 2012 AACH GERM, P139