Static noise margin variation for sub-threshold SRAM in 65-nm CMOS

被引:206
作者
Calhoun, Benton H. [1 ]
Chandrakasan, Anantha P.
机构
[1] Univ Virginia, Dept Elect & Comp Engn, Charlottesville, VA 22904 USA
[2] MIT, Cambridge, MA 02139 USA
关键词
sub-threshold; sub-threshold memory; SRAM; static noise margin; process variation; voltage scaling;
D O I
10.1109/JSSC.2006.873215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The increased importance of lowering power in memory design has produced a trend of operating memories at lower supply voltages. Recent explorations into sub-threshold operation for logic show that minimum energy operation is possible in this region. These two trends suggest a meeting point for energy-constrained applications in which SRAM operates at sub-threshold voltages compatible with the logic. Since sub-threshold voltages leave less room for large static noise margin (SNM), a thorough understanding of the impact of various design decisions and other parameters becomes critical. This paper analyzes SNM for sub-threshold bitcells in a 65-nm process for its dependency on sizing, VDD, temperature, and local and global threshold variation. The VT variation has the greatest impact on SNM, so we provide a model that allows estimation of the SNM along the worst-case tail of the distribution.
引用
收藏
页码:1673 / 1679
页数:7
相关论文
共 15 条
[1]   The impact of intrinsic device fluctuations on CMOS SRAM cell stability [J].
Bhavnagarwala, AJ ;
Tang, XH ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) :658-665
[2]   A transregional CMOS SRAM with single, LogicVDD and dynamic power rails [J].
Bhavnagarwala, AJ ;
Kosonocky, SV ;
Kowalczyk, SP ;
Joshi, RV ;
Chan, YH ;
Srinivasan, U ;
Wadhwa, JK .
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, :292-293
[3]   Analyzing static noise margin for sub-threshold SRAM in 65nm CMOS [J].
Calhoun, BH ;
Chandrakasan, A .
ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2005, :363-366
[4]  
Cheng B, 2004, ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, P219
[5]   EFFECT OF RANDOMNESS IN DISTRIBUTION OF IMPURITY ATOMS ON FET THRESHOLDS [J].
KEYES, RW .
APPLIED PHYSICS, 1975, 8 (03) :251-259
[6]   Circuit and microarchitectural techniques for reducing cache leakage power [J].
Kim, NS ;
Flautner, K ;
Blaauw, D ;
Mudge, T .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (02) :167-184
[7]   Modeling and estimation of failure probability due to parameter variations in nano-scale SRAMs for yield enhancement [J].
Mukhopadhyay, S ;
Mahmoodi-Meimand, H ;
Roy, K .
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, :64-67
[8]  
Qin HF, 2004, ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, P55
[9]   STATIC-NOISE MARGIN ANALYSIS OF MOS SRAM CELLS [J].
SEEVINCK, E ;
LIST, FJ ;
LOHSTROH, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (05) :748-754
[10]   ION-IMPLANTED COMPLEMENTARY MOS-TRANSISTORS IN LOW-VOLTAGE CIRCUITS [J].
SWANSON, RM ;
MEINDL, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1972, SC 7 (02) :146-+