Voltage Optimization of Power Delivery Networks through Power Bump and TSV Placement in 3D ICs

被引:2
作者
Jang, Cheoljon [1 ]
Chong, Jong-wha [2 ]
机构
[1] Hanyang Univ, Dept Nanoscale Semicond Engn, Seoul 133791, South Korea
[2] Hanyang Univ, Dept Elect Comp Engn, Seoul 133791, South Korea
关键词
Three-dimensional integrated circuit; power delivery network; through-silicon via; VLSI; THROUGH-SILICON;
D O I
10.4218/etrij.14.0113.1233
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To reduce interconnect delay and power consumption while improving chip performance, a three-dimensional integrated circuit (3D IC) has been developed with die-stacking and through-silicon via (TSV) techniques. The power supply problem is one of the essential challenges in 3D IC design because IR-drop caused by insufficient supply voltage in a 3D chip reduces the chip performance. In particular, power bumps and TSVs are placed to minimize IR-drop in a 3D power delivery network. In this paper, we propose a design methodology for 3D power delivery networks to minimize the number of power bumps and TSVs with optimum mesh structure and distribute voltage variation more uniformly by shifting the locations of power bumps and TSVs while satisfying IR-drop constraint. Simulation results show that our method can reduce the voltage variation by 29.7% on average while reducing the number of power bumps and TSVs by 76.2% and 15.4%, respectively.
引用
收藏
页码:642 / 652
页数:11
相关论文
共 50 条
  • [41] Thermal-Aware Post Layout Voltage-Island Generation for 3D ICs
    Ning Xu
    Yu-Chun Ma
    Jia Liu
    Shou-Chun Tao
    Journal of Computer Science and Technology, 2013, 28 : 671 - 681
  • [42] Thermal-Aware Post Layout Voltage-Island Generation for 3D ICs
    徐宁
    马昱春
    刘佳
    陶守春
    Journal of Computer Science & Technology, 2013, 28 (04) : 671 - 681
  • [43] Thermal-Aware Post Layout Voltage-Island Generation for 3D ICs
    Xu, Ning
    Ma, Yu-Chun
    Liu, Jia
    Tao, Shou-Chun
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2013, 28 (04) : 671 - 681
  • [44] Power Distribution in TSV-Based 3-D Processor-Memory Stacks
    Satheesh, Suhas M.
    Salman, Emre
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2012, 2 (04) : 692 - 703
  • [45] RETRACTED: Power macro-modeling technique for NoC-based homogeneous layered 3D ICs (Retracted Article)
    Durrani, Yaseer Arafat
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2018, 31 (05)
  • [46] Modeling of Through-Silicon Via's (TSV) with a 3D Planar Integral Equation Solver
    Sercu, Jeannick
    Schwartzmann, Thierry
    2014 INTERNATIONAL CONFERENCE ON NUMERICAL ELECTROMAGNETIC MODELING AND OPTIMIZATION FOR RF, MICROWAVE, AND TERAHERTZ APPLICATIONS (NEMO), 2014,
  • [47] Coding Approach for Low-Power 3D Interconnects
    Bamberg, Lennart
    Schmidt, Robert
    Garcia-Ortiz, Alberto
    2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
  • [48] Temperature-Aware Floorplanning of 3-D ICs Considering Thermally Dependent Leakage Power
    Deng, Yangdong
    Li, Peng
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (02) : 177 - 188
  • [49] Analysis and Modeling of DC Current Crowding for TSV-Based 3-D Connections and Power Integrity
    Zhao, Xin
    Scheuermann, Michael R.
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (01): : 123 - 133
  • [50] Tier Degradation of Monolithic 3-D ICs: A Power Performance Study at Different Technology Nodes
    Panth, Shreepad
    Samal, Sandeep Kumar
    Samadi, Kambiz
    Du, Yang
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (08) : 1265 - 1273