Voltage Optimization of Power Delivery Networks through Power Bump and TSV Placement in 3D ICs

被引:2
作者
Jang, Cheoljon [1 ]
Chong, Jong-wha [2 ]
机构
[1] Hanyang Univ, Dept Nanoscale Semicond Engn, Seoul 133791, South Korea
[2] Hanyang Univ, Dept Elect Comp Engn, Seoul 133791, South Korea
关键词
Three-dimensional integrated circuit; power delivery network; through-silicon via; VLSI; THROUGH-SILICON;
D O I
10.4218/etrij.14.0113.1233
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To reduce interconnect delay and power consumption while improving chip performance, a three-dimensional integrated circuit (3D IC) has been developed with die-stacking and through-silicon via (TSV) techniques. The power supply problem is one of the essential challenges in 3D IC design because IR-drop caused by insufficient supply voltage in a 3D chip reduces the chip performance. In particular, power bumps and TSVs are placed to minimize IR-drop in a 3D power delivery network. In this paper, we propose a design methodology for 3D power delivery networks to minimize the number of power bumps and TSVs with optimum mesh structure and distribute voltage variation more uniformly by shifting the locations of power bumps and TSVs while satisfying IR-drop constraint. Simulation results show that our method can reduce the voltage variation by 29.7% on average while reducing the number of power bumps and TSVs by 76.2% and 15.4%, respectively.
引用
收藏
页码:642 / 652
页数:11
相关论文
共 50 条
  • [31] Novel Adaptive Power Gating Strategy of TSV-Based Multi-Layer 3D IC
    Kim, Seungwon
    Kang, Seokhyung
    Han, Ki Jin
    Kim, Youngmin
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 537 - 541
  • [32] Reinforcement Learning for the Optimization of Decoupling Capacitors in Power Delivery Networks
    Han, Seunghyup
    Bhatti, Osama Waqar
    Swaminathan, Madhavan
    2021 JOINT IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL & POWER INTEGRITY, AND EMC EUROPE (EMC+SIPI AND EMC EUROPE), 2021, : 544 - 548
  • [33] Understanding the Pre-Failure Thermo-Mechanical Issues In Electromigration of TSV Enabled 3D ICs
    Sunday, Christopher E.
    Veksler, Dmitry
    Cheung, Kin C.
    Obeng, Yaw S.
    EMERGING MATERIALS FOR POST CMOS DEVICES/SENSING AND APPLICATIONS 8, 2017, 77 (02): : 71 - 77
  • [34] A Performance Analysis for Interconnections of 3D ICs with Frequency-Dependent TSV Model in S-parameter
    Han, Ki Jin
    Lim, Younghyun
    Kim, Youngmin
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (05) : 649 - 657
  • [35] Monolithic integration of high capacitance (power/ground) and low capacitance (data) Through Silicon Vias (TSV) in 2.5D Through Silicon Interposer (TSI) and 3D IC Technology
    Katti, G.
    Weiliang, Y.
    Weerasekera, R.
    Fai, Chang Ka
    Dutta, R.
    Ho, S. W.
    Li, H. Y.
    Bhattacharya, S.
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 249 - 252
  • [36] ANALYSIS OF TSV/MICRO-BUMP DEFORMATION DUE TO CHIP MISALIGNMENT AND THERMAL PROCESSING IN 3D IC PACKAGES
    Johnson, R. W.
    Shen, Y. -L.
    INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION - 2012, VOL 9, PTS A AND B, 2013, : 1001 - 1010
  • [37] Role of Through Silicon Via in 3D Integration: Impact on Delay and Power
    Chandrakar, Shivangi
    Gupta, Deepika
    Majumder, Manoj Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (03)
  • [38] BIST-Assisted Tuning Scheme for Minimizing IO-Channel Power of TSV-Based 3D DRAMs
    Yu, Yun-Chao
    Yang, Chi-Chun
    Li, Jin-Fu
    Lo, Chih-Yen
    Chen, Chao-Hsun
    Lai, Jenn-Shiang
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 1 - 6
  • [39] A New Prewetting Process of Through Silicon Vias (TSV) Electroplating for 3D Integration
    Li, Cao
    Nie, Jun
    Zou, Jinglong
    Liu, Sheng
    Zheng, Huai
    Fei, Peng
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2019, 28 (03) : 447 - 452
  • [40] Tile-Based Power Delivery Networks for High Current, Voltage Stacked Systems
    Xu, Kan
    Zhuldassov, Nurzhan
    Friedman, Eby G.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (07): : 1097 - 1105