Reduction of Threshold Voltage Hysteresis of MoS2 Transistors with 3-Aminopropyltriethoxysilane Passivation and Its Application for Improved Synaptic Behavior

被引:22
作者
Han, Kyu Hyun [1 ]
Kim, Gwang-Sik [1 ]
Park, June [2 ]
Kim, Seung-Geun [3 ]
Park, Jin-Hong [4 ]
Yu, Hyun-Yong [1 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul 02841, South Korea
[2] Korea Univ, Dept Nano Semicond Engn, Seoul 02841, South Korea
[3] Korea Univ, Dept Semicond Syst Engn, Seoul 02841, South Korea
[4] Sungkyunkwan Univ, Sch Elect & Elect Engn, Suwon 16419, South Korea
基金
新加坡国家研究基金会;
关键词
molybdenum disulfide; 3-aminopropyltriethoxysilane; threshold voltage hysteresis; surface passivation; synapse applications; SELF-ASSEMBLED MONOLAYER; NEUROTRANSMITTER; GLUTAMATE;
D O I
10.1021/acsami.9b01391
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Although molybdenum disulfide (MoS2) is highlighted as a promising channel material, MoS2 -based field-effect transistors (FETs) have a large threshold voltage hysteresis (Delta V-TH) from interface traps at their gate interfaces. In this work, the Delta V-TH of MoS2 FETs is significantly reduced by inserting a 3-aminopropyltriethoxysilane (APTES) passivation layer at the MoS2/SiO2 gate interface owing to passivation of the interface traps. The Delta V-TH is reduced from 23 to 10.8 V by inserting the 1%-APTES passivation layers because APTES passivation prevents trapping and detrapping of electrons, which are the major source of the Delta V-TH. The reduction in the density of interface traps (D-it) is confirmed by the improvement of the subthreshold swing (SS) after inserting the APTES layer. Furthermore, the improvement in the synaptic characteristics of the MoS2 FET through the APTES passivation is investigated. Both inhibitory and excitatory postsynaptic currents (PSC) are increased by 33% owing to the reduction in the Delta V-TH and the n-type doping effect of the APTES layer; moreover, the linearity of PSC characteristics is significantly improved because the reduction in Delta V-TH enables the synaptic operation to be over the threshold region, which is linear. The application of the APTES gate passivation technique to MoS2 FETs is promising for reliable and accurate synaptic applications in neuromorphic computing technology as well as for the next-generation complementary logic applications.
引用
收藏
页码:20949 / 20955
页数:7
相关论文
共 62 条
[1]   Electrical contacts to two-dimensional semiconductors [J].
Allain, Adrien ;
Kang, Jiahao ;
Banerjee, Kaustav ;
Kis, Andras .
NATURE MATERIALS, 2015, 14 (12) :1195-1205
[2]   Mimicking Neurotransmitter Release in Chemical Synapses via Hysteresis Engineering in MoS2 Transistors [J].
Arnold, Andrew J. ;
Razavieh, Ali ;
Nasr, Joseph R. ;
Schulman, Daniel S. ;
Eichfeld, Chad M. ;
Das, Saptarshi .
ACS NANO, 2017, 11 (03) :3110-3118
[3]   Effects of hole and electron trapping on organic field-effect transistor transfer characteristic [J].
Bolsee, Jean-Christophe ;
Manca, Jean .
SYNTHETIC METALS, 2011, 161 (9-10) :789-793
[4]   Improvement in top-gate MoS2 transistor performance due to high quality backside Al2O3 layer [J].
Bolshakov, Pavel ;
Zhao, Peng ;
Azcatl, Angelica ;
Hurley, Paul K. ;
Wallace, Robert M. ;
Young, Chadwin D. .
APPLIED PHYSICS LETTERS, 2017, 111 (03)
[5]   Organophosphonates as model system for studying electronic transport through monolayers on SiO2/Si surfaces [J].
Bora, A. ;
Pathak, A. ;
Liao, K. -C. ;
Vexler, M. I. ;
Kuligk, A. ;
Cattani-Scholz, A. ;
Meinerzhagen, B. ;
Abstreiter, G. ;
Schwartz, J. ;
Tornow, M. .
APPLIED PHYSICS LETTERS, 2013, 102 (24)
[6]   Self-assembled monolayers in organic electronics [J].
Casalini, Stefano ;
Bortolotti, Carlo Augusto ;
Leonardi, Francesca ;
Biscarini, Fabio .
CHEMICAL SOCIETY REVIEWS, 2017, 46 (01) :40-71
[7]   Mitigating Asymmetric Nonlinear Weight Update Effects in Hardware Neural Network Based on Analog Resistive Synapse [J].
Chang, Chih-Cheng ;
Chen, Pin-Chun ;
Chou, Teyuh ;
Wang, I-Ting ;
Hudec, Boris ;
Chang, Che-Chia ;
Tsai, Chia-Ming ;
Chang, Tian-Sheuan ;
Hou, Tuo-Hung .
IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2018, 8 (01) :116-124
[8]   Short-Term Memory to Long-Term Memory Transition in a Nanoscale Memristor [J].
Chang, Ting ;
Jo, Sung-Hyun ;
Lu, Wei .
ACS NANO, 2011, 5 (09) :7669-7676
[9]   Multi-Layer MoS2 FET with Small Hysteresis by Using Atomic Layer Deposition Al2O3 as Gate Insulator [J].
Cho, Ah-Jin ;
Yang, Suk ;
Park, Kyung ;
Namgung, Seok Daniel ;
Kim, Hojoong ;
Kwon, Jang-Yeon .
ECS SOLID STATE LETTERS, 2014, 3 (10) :Q67-Q69
[10]   Charge-transfer-based Gas Sensing Using Atomic-layer MoS2 [J].
Cho, Byungjin ;
Hahm, Myung Gwan ;
Choi, Minseok ;
Yoon, Jongwon ;
Kim, Ah Ra ;
Lee, Young-Joo ;
Park, Sung-Gyu ;
Kwon, Jung-Dae ;
Kim, Chang Su ;
Song, Myungkwan ;
Jeong, Yongsoo ;
Nam, Kee-Seok ;
Lee, Sangchul ;
Yoo, Tae Jin ;
Kang, Chang Goo ;
Lee, Byoung Hun ;
Ko, Heung Cho ;
Ajayan, Pulickel M. ;
Kim, Dong-Ho .
SCIENTIFIC REPORTS, 2015, 5 :8052