Design and Implementation of High Speed Modified Booth Multiplier using Hybrid Adder

被引:0
作者
Govekar, Divya [1 ]
Amonkar, Ameeta [1 ]
机构
[1] Goa Coll Engn, Dept Elect & Telecommun, Veling, India
来源
2017 INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC) | 2017年
关键词
Modified Booth Algorithm; Booth Encoder; Booth Decoder; Wallace tree Multiplier; Carry LookAhead Adder(CLA); Hybrid Adder;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multiplier is one of the most desirable component in most of the processors designed today. The speed of multiplier determines the speed of the processor. So there is a need of high speed multiplier. In this paper, a novel method for Multiplication is proposed by combining Modified Booth algorithm, Wallace tree architecture and Hybrid adder design. Modified Booth Multiplier reduces the number of partial products and has least latency as compared to other multiplier designs. Wallace Tree increases the speed by parallel addition of partial products. Adders play an important role in addition of partial products. If the speed at which the addition operation is performed is increased than the overall speed of the multiplier design will increase. So the main focus in this paper is to increase the speed of the adder. A novel hybrid adder design is used in the multiplier design which, has less delay and occupies less area. Area, delay and power complexities of the proposed Multiplier design are reported. The proposed Modified Booth Multiplier design shows better performance compare to conventional method using Carry LookAhead Adder and has advantages of reduced area overhead and critical path delay. The proposed multiplier design has been synthesized using Xilinx ISE 10.1 design tool and simulated using ModelSim15.7g. The programming language used is Verilog HDL.
引用
收藏
页码:138 / 143
页数:6
相关论文
共 15 条
  • [1] Abrahm Sumod, 2015, IEEE INT C COMP COMM
  • [2] Balakumaran R., 2016, 2016 INT C CIRC POW, P1
  • [3] Design of low-error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 522 - 531
  • [4] Kaur S., 2011, THESIS
  • [5] Kshirsagar RD, 2013, 2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), P199, DOI 10.1109/ICGCE.2013.6823428
  • [6] Meier Pascal Constantin Hans, 1999, THESIS
  • [7] Mendu Naga Mani, 2013, INT J ELECT COMMUNIC, V6, P9
  • [8] Mitra Aritra, 2015, 24 IRF INT C CHENN I, P69
  • [9] Mitra Aritra, 2015, INT J SCI ENG RES, V6
  • [10] Parmar S, 2013, IEEE INT ADV COMPUT, P1656