A Latchup-Free ESD Power Clamp Circuit with Stacked-Bipolar Devices for High-Voltage Integrated Circuits

被引:0
|
作者
Park, Jae-Young [1 ]
Song, Jong-Kyu [1 ]
Jang, Chang-Soo [1 ]
Kim, San-Hong [1 ]
Jung, Won-Young [1 ]
Kim, Taek-Soo [1 ]
机构
[1] Dongbu HiTek, TE Ctr, DE Team, Bucheon Si, Gyeonggi Do, South Korea
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2009年 / E92C卷 / 05期
关键词
ESD (electrostatic discharge) ESD power clamp circuit; latch-up; stacked-bipolar devices; DESIGN; IMPACT;
D O I
10.1587/transele.E92.C.671
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The holding voltage of high-voltage devices under the snapback breakdown condition has been known to be much smaller than the power supply voltage. Such characteristics cause high-voltage ICs to be susceptible to the transient latch-up failure in the practical system applications, especially when these devices are used as the ESD power clamp circuit. A new latchup-free design of the ESD power clamp circuit with stacked-bipolar devices is proposed and successfully verified in a 0.35 mu m BCD (Bipolar-CMOS-DMOS) process to achieve the desired ESD level. The total holding voltage of the stacked-bipolar devices in the snapback breakdown condition can be larger than the power supply voltage.
引用
收藏
页码:671 / 675
页数:5
相关论文
共 50 条
  • [41] An Overview of the Recent Developments in High-Voltage Power Semiconductor MOS-Controlled Bipolar Devices
    Ngwendson, L.
    Sweet, M. R.
    Narayanan, E. M. Sankara
    PROCEEDINGS OF THE 2009 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2009, : 198 - 205
  • [42] High-Voltage 3-D Partial SOI Technology Platform for Power Integrated Circuits
    Antoniou, Marina
    Udrea, Florin
    Tee, Elizabeth Kho Ching
    Hoelke, Alex
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (06) : 3296 - 3301
  • [43] Cumulative Electrostatic Discharge Induced Degradation of Power-Rail ESD Clamp Device in High-Voltage CMOS/DMOS Technologies
    Hsu, Chung-Ti
    Chen, Shu-Chuan
    Chen, Yen-Hsien
    Su, Yu-Ti
    Lai, Ming-Fang
    Chen, Che-Hung
    Chen, Po-An
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 49 - 52
  • [44] High-voltage power integrated circuit technology using SOI for driving plasma display panels
    Kim, J
    Roh, TM
    Kim, SG
    Song, QS
    Lee, DW
    Koo, JG
    Cho, KI
    Ma, DS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (06) : 1256 - 1263
  • [45] Investigation of Human-Body-Model and Machine-Model ESD Robustness on Stacked Low-Voltage Field-Oxide Devices for High-Voltage Applications
    Huang, Yi-Jie
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (08) : 3193 - 3198
  • [46] A novel latch-up free SCR-LDMOS with high holding voltage for a power-rail ESD clamp
    潘红伟
    刘斯扬
    孙伟锋
    Journal of Semiconductors, 2013, (01) : 53 - 57
  • [47] A novel latch-up free SCR-LDMOS with high holding voltage for a power-rail ESD clamp
    Pan Hongwei
    Liu Siyang
    Sun Weifeng
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (01)
  • [48] A novel latch-up free SCR-LDMOS with high holding voltage for a power-rail ESD clamp
    潘红伟
    刘斯扬
    孙伟锋
    Journal of Semiconductors, 2013, 34 (01) : 53 - 57
  • [49] Integrated High-Voltage Inductive Power and Data-Recovery Front End Dedicated to Implantable Devices
    Mounaim, Faycal
    Sawan, Mohamad
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2011, 5 (03) : 283 - 291
  • [50] Overview on ESD protection design for mixed-voltage I/O interfaces with high-voltage-tolerant power-rail ESD clamp circuits in low-voltage thin-oxide CMOS technology
    Ker, Ming-Dou
    Chang, Wei-Jen
    MICROELECTRONICS RELIABILITY, 2007, 47 (01) : 27 - 35