A Latchup-Free ESD Power Clamp Circuit with Stacked-Bipolar Devices for High-Voltage Integrated Circuits

被引:0
|
作者
Park, Jae-Young [1 ]
Song, Jong-Kyu [1 ]
Jang, Chang-Soo [1 ]
Kim, San-Hong [1 ]
Jung, Won-Young [1 ]
Kim, Taek-Soo [1 ]
机构
[1] Dongbu HiTek, TE Ctr, DE Team, Bucheon Si, Gyeonggi Do, South Korea
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2009年 / E92C卷 / 05期
关键词
ESD (electrostatic discharge) ESD power clamp circuit; latch-up; stacked-bipolar devices; DESIGN; IMPACT;
D O I
10.1587/transele.E92.C.671
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The holding voltage of high-voltage devices under the snapback breakdown condition has been known to be much smaller than the power supply voltage. Such characteristics cause high-voltage ICs to be susceptible to the transient latch-up failure in the practical system applications, especially when these devices are used as the ESD power clamp circuit. A new latchup-free design of the ESD power clamp circuit with stacked-bipolar devices is proposed and successfully verified in a 0.35 mu m BCD (Bipolar-CMOS-DMOS) process to achieve the desired ESD level. The total holding voltage of the stacked-bipolar devices in the snapback breakdown condition can be larger than the power supply voltage.
引用
收藏
页码:671 / 675
页数:5
相关论文
共 50 条
  • [31] SPECIAL ISSUE PAPERS ON POWER AND HIGH-VOLTAGE INTEGRATED-CIRCUITS - FOREWORD
    BALIGA, BJ
    NISHIZAWA, JI
    ROSSEL, P
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1986, 33 (12) : 1933 - 1935
  • [32] THE HiSIM COMPACT MODELS OF HIGH-VOLTAGE/POWER SEMICONDUCTOR DEVICES FOR CIRCUIT SIMULATION
    Mattausch, Hans Jurgen
    Umeda, Takuya
    Kikuchihara, Hideyuki
    Miura-Mattausch, Mitiko
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [33] Design of high-voltage-tolerant power-rail ESD clamp circuit in low-voltage CMOS processes
    Ker, Ming-Dou
    Wang, Chang-Tzu
    Tang, Tien-Hao
    Su, Kuan-Cbeng
    2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 594 - +
  • [34] Power devices for high voltage integrated circuits: New device and technology concepts
    Amaratunga, G
    Udrea, F
    2001 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOL 1 & 2, PROCEEDINGS, 2001, : 441 - 448
  • [35] High-voltage smart power integrated circuits to drive piezoceramic actuators for microrobotic applications
    Montané, E
    Miribel-Català, P
    López-Sánchez, J
    Puig-Vidal, M
    Bota, S
    Samitier, J
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2001, 148 (06): : 343 - 347
  • [36] Single-Event Burnout Effects of Complementary LDMOS Devices in High-Voltage Integrated Circuits
    Chen, Chonghao
    Xu, Jiang
    Chen, Zhuojun
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2024, 24 (03) : 401 - 406
  • [37] Monolithically integrated power circuits in high-voltage GaN-on-Si heterojunction technology
    Reiner, Richard
    Waltereit, Patrick
    Weiss, Beatrix
    Moench, Stefan
    Wespel, Matthias
    Mueller, Stefan
    Quay, Ruediger
    Ambacher, Oliver
    IET POWER ELECTRONICS, 2018, 11 (04) : 681 - 688
  • [38] Circuit and Layout Co-Design for ESD Protection in Bipolar-CMOS-DMOS (BCD) High-Voltage Process
    Chen, Wen-Yi
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (05) : 1039 - 1047
  • [39] Novel lateral MOS controlled power devices and technologies for high voltage integrated circuits
    Ekkanath-Madathil, SN
    De Souza, MM
    Qin, Z
    SOLID STATE PHENOMENA, 1997, 55 : 51 - 53
  • [40] Novel lateral MOS controlled power devices and technologies for high voltage integrated circuits
    Ekkanath-Madathil, S.N.
    De Souza, M.M.
    Qin, Z.
    Diffusion and Defect Data Pt.B: Solid State Phenomena, 1997, 55 : 51 - 53