Synchronization in a Multilevel CMOS Time-to-Digital Converter

被引:42
作者
Jansson, Jussi-Pekka [1 ]
Mantyniemi, Antti [1 ]
Kostamovaara, Juha [1 ]
机构
[1] Univ Oulu, Elect & Informat Engn Dept, Oulu 90014, Finland
基金
芬兰科学院;
关键词
Delay-line interpolation; synchronization; time-interval measurement; time-to-digital converter (TDC); RESOLUTION;
D O I
10.1109/TCSI.2008.2010111
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Accurate time-to-digital conversion is typically based on determining the positions of the timing signals within the period of an accurate clock with digital delay-line interpolators. In order to save circuit area and to improve single-shot precision to the picosecond level, multilevel interpolators can be used. Timing signals are generally asynchronous with respect to the main clock, and thus, in order to obtain unambiguous and errorless results, careful attention should be given to the synchronization of the timing signals and various operating blocks and to the generation of the interpolation residue between the interpolators. This paper attempts to describe these problems in detail and suggests some solutions using a time-to-digital converter architecture based on two-level interpolation as a test vehicle, which demonstrates 6-ps rms single-shot precision in a measurement range of 1 ms.
引用
收藏
页码:1622 / 1634
页数:13
相关论文
共 22 条
[1]  
[Anonymous], CIRC SYST 1997 P 40
[2]   A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line [J].
Dudek, P ;
Szczepanski, S ;
Hatfield, JV .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) :240-247
[3]   HIGH-RESOLUTION TIME-TO-DIGITAL CONVERTERS [J].
GENAT, JF .
NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1992, 315 (1-3) :411-414
[4]   A new cycle-time-to-digital converter with two level conversion scheme [J].
Huang, Hong-Yi ;
Wu, Sheng-Da ;
Tsai, Yi-Jui .
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, :2160-+
[5]   A high-precision time-to-digital converter using a two-level conversion scheme [J].
Hwang, CS ;
Chen, P ;
Tsao, HW .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (04) :1349-1352
[6]   A CMOS time-to-digital converter with better than 10 ps single-shot precision [J].
Jansson, Jussi-Pekka ;
Mantyniemi, Antti ;
Kostamovaara, Juha .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) :1286-1296
[7]   ERROR ANALYSIS AND DESIGN OF THE NUTT TIME-INTERVAL DIGITIZER WITH PICOSECOND RESOLUTION [J].
KALISZ, J ;
PAWLOWSKI, M ;
PELKA, R .
JOURNAL OF PHYSICS E-SCIENTIFIC INSTRUMENTS, 1987, 20 (11) :1330-1341
[8]   Review of methods for time interval measurements with picosecond resolution [J].
Kalisz, J .
METROLOGIA, 2004, 41 (01) :17-32
[9]   TIME-TO-DIGITAL CONVERTER WITH AN ANALOG INTERPOLATION CIRCUIT [J].
KOSTAMOVAARA, J ;
MYLLYLA, R .
REVIEW OF SCIENTIFIC INSTRUMENTS, 1986, 57 (11) :2880-2885
[10]   Analysis and modeling of bang-bang clock and data recovery circuits [J].
Lee, J ;
Kundert, KS ;
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (09) :1571-1580