Towards large size substrates for III-V co-integration made by direct wafer bonding on Si

被引:69
作者
Daix, N. [1 ]
Uccelli, E. [1 ]
Czornomaz, L. [1 ]
Caimi, D. [1 ]
Rossel, C. [1 ]
Sousa, M. [1 ]
Siegwart, H. [1 ]
Marchiori, C. [1 ]
Hartmann, J. M. [2 ]
Shiu, K. -T. [3 ]
Cheng, C. -W. [3 ]
Krishnan, M. [3 ]
Lofaro, M. [3 ]
Kobayashi, M. [3 ]
Sadana, D. [3 ]
Fompeyrine, J. [1 ]
机构
[1] IBM Res Zurich, CH-8803 Ruschlikon, Switzerland
[2] CEA Grenoble, LETI 17, F-38054 Grenoble, France
[3] IBM TJ Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
D O I
10.1063/1.4893653
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
We report the first demonstration of 200 mm InGaAs-on-insulator (InGaAs-o-I) fabricated by the direct wafer bonding technique with a donor wafer made of III-V heteroepitaxial structure grown on 200 mm silicon wafer. The measured threading dislocation density of the In0.53Ga0.47As (InGaAs) active layer is equal to 3.5 x 10(9) cm(-2), and it does not degrade after the bonding and the layer transfer steps. The surface roughness of the InGaAs layer can be improved by chemical-mechanical-polishing step, reaching values as low as 0.4 nm root-mean-square. The electron Hall mobility in 450 nm thick InGaAs-o-I layer reaches values of up to 6000 cm(2)/Vs, and working pseudo-MOS transistors are demonstrated with an extracted electron mobility in the range of 2000-3000 cm(2)/Vs. Finally, the fabrication of an InGaAs-o-I substrate with the active layer as thin as 90 nm is achieved with a Buried Oxide of 50 nm. These results open the way to very large scale production of III-V-o-I advanced substrates for future CMOS technology nodes. (C) 2014 Author(s). All article content, except where otherwise noted, is licensed under a Creative Commons Attribution 3.0 Unported License.
引用
收藏
页数:6
相关论文
共 16 条
[1]  
[Anonymous], IEEE INT EL DEV M IE
[2]  
[Anonymous], IEEE S3S C IEEE
[3]  
[Anonymous], 2013, IEEE INT EL DEV M, DOI DOI 10.1109/IEDM.2013.6724548
[4]  
[Anonymous], S E MRS FALL M EMRS
[5]  
[Anonymous], S VLSI TECHN IEEE
[6]   THE MEASUREMENT OF THREADING DISLOCATION DENSITIES IN SEMICONDUCTOR CRYSTALS BY X-RAY-DIFFRACTION [J].
AYERS, JE .
JOURNAL OF CRYSTAL GROWTH, 1994, 135 (1-2) :71-77
[7]   NEW METHOD FOR THE EXTRACTION OF MOSFET PARAMETERS [J].
GHIBAUDO, G .
ELECTRONICS LETTERS, 1988, 24 (09) :543-545
[8]  
Hill R. J. W., 2010, INT EL DEVICES MEET, P130
[9]   Application of Inline X-ray Metrology for Defect Characterization of III-V/Si Heterostructures [J].
Hung, P. Y. ;
Wormington, Matthew ;
Matney, Kevin ;
Ryan, Paul ;
Dunn, Kathleen ;
Wang, Albert ;
Hill, Richard ;
Wong, Man-Hoi ;
Price, Jimmy ;
Wang, Wei-E ;
Bersuker, Gennadi .
LOW-DIMENSIONAL NANOSCALE ELECTRONIC AND PHOTONIC DEVICES 5 -AND- STATE-OF-THE-ART PROGRAM ON COMPOUND SEMICONDUCTORS 54 (SOTAPOCS 54), 2012, 50 (06) :341-350
[10]   High Performance Extremely Thin Body InGaAs-on-Insulator Metal-Oxide-Semiconductor Field-Effect Transistors on Si Substrates with Ni-InGaAs Metal Source/Drain [J].
Kim, SangHyeon ;
Yokoyama, Masafumi ;
Taoka, Noriyuki ;
Iida, Ryo ;
Lee, Sunghoon ;
Nakane, Ryosho ;
Urabe, Yuji ;
Miyata, Noriyuki ;
Yasuda, Tetsuji ;
Yamada, Hisashi ;
Fukuhara, Noboru ;
Hata, Masahiko ;
Takenaka, Mitsuru ;
Takagi, Shinichi .
APPLIED PHYSICS EXPRESS, 2011, 4 (11)