Systematic Architecture Exploration based on Optimistic Cycle Estimation for Low Energy Embedded Processors

被引:0
|
作者
Taniguchi, Ittetsu [1 ]
Jayapala, Murali [2 ]
Raghavan, Praveen [2 ,3 ]
Catthoor, Francky [2 ,3 ]
Sakanushi, Keishi [1 ]
Takeuchi, Yoshinori [1 ]
Imai, Masaharu [1 ]
机构
[1] Osaka Univ, Grad Sch Informat Sci & Technol, Suita, Osaka 565, Japan
[2] IMEC VZW, Nomad Embedded Syst, Leuven, Belgium
[3] Katholieke Univ Leuven, ESAT, Leuven, Belgium
关键词
DESIGN SPACE; ADDRESS; OPTIMIZATION; GENERATION;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Systematic architecture exploration from vast solution space is a complex problem in embedded system design. It is very difficult to explore a best architecture fast and accurately because accurate evaluation usually consumes significant amount of time for point in the solution space. In this paper, we propose fast and systematic architecture exploration method for address generation unit (AGU) based on a coarse grained reconfigurable architecture model. First we prove that a set of Pareto solutions of cycle vs energy becomes a subset of Pareto solutions of cycle vs area under some practical assumptions. In addition we propose "Optimistic cycle (OC)" metric to find out promising solutions from vast solution space. Based on this metric we also propose a fast architecture exploration algorithm which only applies mapping to promising architectures. Using the proposed systematic architecture exploration method, we show that we can obtain almost the same trade-off points as the exhaustive search method and also that our method is about 164 times faster than exhaustive search.
引用
收藏
页码:449 / +
页数:2
相关论文
共 50 条
  • [21] Way Halted Prediction Cache : An Energy Efficient Cache Architecture for Embedded Processors
    Mallya, Neethu Bal
    Patil, Geeta
    Raveendran, Biju
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 65 - 70
  • [22] An instruction set architecture based code compression scheme for embedded processors
    Menon, SK
    Shankar, P
    DCC 2005: Data Compression Conference, Proceedings, 2005, : 470 - 470
  • [23] Error detection enhancement in PowerPC architecture-based embedded processors
    Fazeli, Mahdi
    Farivar, Reza
    Mirernadi, Seyed Ghassern
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (1-3): : 21 - 33
  • [24] Error Detection Enhancement in PowerPC Architecture-based Embedded Processors
    Mahdi Fazeli
    Reza Farivar
    Seyed Ghassem Miremadi
    Journal of Electronic Testing, 2008, 24 : 21 - 33
  • [25] Low energy, highly-associative cache design for embedded processors
    Veidenbaum, A
    Nicolaescu, D
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 332 - 335
  • [26] Clustered loop buffer organization for low energy VLIW embedded processors
    Jayapala, M
    Barat, F
    Vander Aa, T
    Catthoor, F
    Corporaal, H
    Deconinck, G
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (06) : 672 - 683
  • [27] Design space exploration of embedded processors in computer architecture education using IT T&D Bench IT
    Soares, Sandro Neves
    Wagner, Flavio Rech
    36TH ANNUAL FRONTIERS IN EDUCATION, CONFERENCE PROGRAM, VOLS 1-4: BORDERS: INTERNATIONAL, SOCIAL AND CULTURAL, 2006, : 1408 - +
  • [28] Memory architecture exploration framework for cache based embedded SoC
    Kumar, T. S. Rajesh
    Ravikumar, C. P.
    Govindarajan, R.
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 553 - +
  • [29] Incorporating Compiler Optimization in Software Estimation for FPGA-based Embedded Processors
    Wijesundera, Deshya
    Perera, Thilina
    2021 4TH INTERNATIONAL CONFERENCE ON INFORMATION AND COMPUTER TECHNOLOGIES (ICICT 2021), 2021, : 137 - 141
  • [30] Cycle-accurate energy model and source-independent characterization methodology for embedded processors
    Abrar, SS
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 749 - 752