Study on Board Level Drop Reliability of Wafer Level Chip Scale Package with Leadfree Solder

被引:0
作者
Zhang Xueren [1 ]
Zhu Wenhui [1 ]
Edith, Poh [1 ]
Boon, Tan Hien [1 ]
机构
[1] United Test & Assembly Ctr Ltd, Packaging Anal & Design Ctr, Singapore 554916, Singapore
来源
EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3 | 2008年
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Wafer level chip scale package (WLCSP) is a promising packaging technology to accommodate the demand for small, portable handheld electronic. This bare-die bumped package is able to offer significant area savings, improve package electrical parasitics and power dissipation performance over substrate-based BGA packages. However, its board level reliability especially mechanical performance under shock impact is a great concern for handheld electronics. In this paper, daisy chained WLCSP packages with leadfree solder bumps have been assembled on customer boards, and board level drop test has been carried out on a JEDEC compatible drop tester. First failure is found at 42 drops among 36 samples. All the electrical failure found is caused by the breakage of Cu trace under critical corner ball at PCB side. To understand the failure mechanism and built up the life prediction model for WLCSP, finite element simulation has been carried out by explicit dynamic software ANSYS/LS-Dyna. Strain-rate dependent elastoplastic model for solder is developed via nano-indentation test and implemented to the simulation. Highest interface peeling stress is found at one of the corner and between solder and PCB Cu pad, which is exactly correlated with failure location from the test results. This failure mode is different from those results for WLCSP open publications, where failure mostly happened at component side. From simulation analysis, it is understood that the maximum stress located at PCB side is mainly due to the Cu trace connected to the Cu pad along board length direction. Recommendation on Cu trace alignment has been proposed to improve PCB design accordingly. Bump structure effect has also been simulated, and it is shown that RDL design with soft dielectric passivation layer is very helpful for the drop reliability performance improvement of WLCSP.
引用
收藏
页码:1096 / 1101
页数:6
相关论文
共 50 条
[21]   Solder Joint Reliability Modeling by Sequential Artificial Neural Network for Glass Wafer Level Chip Scale Package [J].
Yuan, Cadmus C. A. ;
Lee, Chang-Chi .
IEEE ACCESS, 2020, 8 :143494-143501
[22]   MicroSMD - A wafer level chip scale package [J].
Kelkar, N ;
Mathew, R ;
Takiar, H ;
Nguyen, L .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02) :227-232
[23]   Solder joint crack propagation analysis of wafer-level chip scale package on printed circuit board assemblies [J].
Lau, JH ;
Chang, C ;
Lee, SWR .
IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2001, 24 (02) :285-292
[24]   Package & Board Level Reliability Study of 0.35mm Fine Pitch Wafer Level Package [J].
Sun, Peng ;
Liu, Jun ;
Xu, Cheng ;
Cao, Liqiang .
2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, :322-326
[25]   Solder joint crack propagation analysis of wafer-level chip scale package on printed circuit board assemblies [J].
Lau, J ;
Chang, C ;
Lee, SWR .
50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, :1360-1368
[26]   Solder joint fatigue model for the micro SMD wafer level chip scale package [J].
Lee, W ;
Nguyen, L ;
Selvaduray, G .
1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 :699-704
[27]   The Comparative Study To Enhance Board Level Reliability Performance Of Wafer Level Package At 0.25 mm pitch Using Micro-ball Drop And Electroplated Solder Technology [J].
Kuo , Kuei Hsiao ;
Ting, Yi Sin ;
Weng, Chui Feng ;
Chien, Feng Lung ;
Wan, Katch ;
Ho, C. S. ;
Lee, Rick .
2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, :1204-1209
[28]   Modeling Techniques for Board Level Drop Test for a Wafer-Level Package [J].
Dhiman, Harpreet S. ;
Fan, Xuejun ;
Zhou, Tiao .
2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, :994-+
[29]   Analysis of interconnection reliability of dielectric layer for wafer level chip scale package [J].
Wang, Chiyu ;
Hsieh, Adren ;
Wang, Yaochen ;
Pai, Archer ;
Pan, Cheng-Tang ;
Wang, Shao-Yu ;
Chiu, Chen-Chih ;
Wang, Bo-Sheng ;
Yang, Tsung-Lin .
2015 10TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2015, :344-347
[30]   Effects of microvia build-up layers on the solder joint reliability of a wafer level chip scale package (WLCSP) [J].
Lau, JH ;
Lee, SWR .
51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, :1207-1215