Study on Board Level Drop Reliability of Wafer Level Chip Scale Package with Leadfree Solder

被引:0
|
作者
Zhang Xueren [1 ]
Zhu Wenhui [1 ]
Edith, Poh [1 ]
Boon, Tan Hien [1 ]
机构
[1] United Test & Assembly Ctr Ltd, Packaging Anal & Design Ctr, Singapore 554916, Singapore
来源
EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3 | 2008年
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Wafer level chip scale package (WLCSP) is a promising packaging technology to accommodate the demand for small, portable handheld electronic. This bare-die bumped package is able to offer significant area savings, improve package electrical parasitics and power dissipation performance over substrate-based BGA packages. However, its board level reliability especially mechanical performance under shock impact is a great concern for handheld electronics. In this paper, daisy chained WLCSP packages with leadfree solder bumps have been assembled on customer boards, and board level drop test has been carried out on a JEDEC compatible drop tester. First failure is found at 42 drops among 36 samples. All the electrical failure found is caused by the breakage of Cu trace under critical corner ball at PCB side. To understand the failure mechanism and built up the life prediction model for WLCSP, finite element simulation has been carried out by explicit dynamic software ANSYS/LS-Dyna. Strain-rate dependent elastoplastic model for solder is developed via nano-indentation test and implemented to the simulation. Highest interface peeling stress is found at one of the corner and between solder and PCB Cu pad, which is exactly correlated with failure location from the test results. This failure mode is different from those results for WLCSP open publications, where failure mostly happened at component side. From simulation analysis, it is understood that the maximum stress located at PCB side is mainly due to the Cu trace connected to the Cu pad along board length direction. Recommendation on Cu trace alignment has been proposed to improve PCB design accordingly. Bump structure effect has also been simulated, and it is shown that RDL design with soft dielectric passivation layer is very helpful for the drop reliability performance improvement of WLCSP.
引用
收藏
页码:1096 / 1101
页数:6
相关论文
共 50 条
  • [1] Board Level Drop Impact Simulation and Test for Development of Wafer Level Chip Scale Package
    Liu, Yong
    Qian, Qiuxiao
    Kim, Jihwan
    Martin, Stephen
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1186 - 1194
  • [2] A Study of Wafer Level Package Board Level Reliability
    Xu, Steven
    Keser, Beth
    Hau-Riege, Christine
    Bezuk, Steve
    Yau, You-Wen
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1204 - 1209
  • [3] BOARD LEVEL RELIABILITY STUDY OF NEXT GENERATION LARGE DIE WAFER LEVEL CHIP SCALE PACKAGE STRUCTURES
    Henttonen, Timo
    Mescher, Paul
    Scott, Doug
    Park, Han
    Ko, YongJae
    Engel, Kevin
    2018 INTERNATIONAL WAFER LEVEL PACKAGING CONFERENCE (IWLPC), 2018,
  • [4] A parametric solder joint reliability model for wafer level-chip scale package
    Pitarresi, J
    Chaparala, S
    Sammakia, B
    Nguyen, L
    Patwardhan, V
    Zhang, L
    Kelkar, N
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1323 - 1328
  • [5] Reliability and Parametric Study on Chip Scale Package Under Board-Level Drop Test
    Sano, Masafumi
    Chou, Chan-Yen
    Hung, Tuan-Yu
    Yang, Shin-Yueh
    Huang, Chao-Jen
    Chiang, Kuo-Ning
    IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 470 - 473
  • [6] Investigations of board-level drop reliability of wafer-level chip-scale packages
    Lai, Yi-Shao
    Yeh, Chang-Lin
    Wang, Ching-Chun
    JOURNAL OF ELECTRONIC PACKAGING, 2007, 129 (01) : 105 - 108
  • [7] Wafer level chip scale packaging - Solder joint reliability
    Nguyen, L
    Kelkar, N
    Kao, T
    Prabhu, A
    Takiar, H
    1998 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 1998, 3582 : 868 - 875
  • [8] Wafer level chip scale packaging - solder joint reliability
    Nguyen, L.
    Kelkar, N.
    Kao, T.
    Prabhu, A.
    Takiar, H.
    International Journal of Microcircuits and Electronic Packaging, 21 (04): : 367 - 373
  • [9] Board Level Reliability Enhancements for Wafer Level Package
    Qiao, John
    He, Wenwen
    Yang, Kelly
    Chien, Wei-Ting Kary
    2015 61ST ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM (RAMS 2015), 2015,
  • [10] Drop test reliability of wafer level chip scale packages
    Alajoki, M
    Nguyen, L
    Kivilahti, J
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 637 - 644