共 50 条
- [1] Board Level Drop Impact Simulation and Test for Development of Wafer Level Chip Scale Package 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1186 - 1194
- [2] A Study of Wafer Level Package Board Level Reliability 2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1204 - 1209
- [3] BOARD LEVEL RELIABILITY STUDY OF NEXT GENERATION LARGE DIE WAFER LEVEL CHIP SCALE PACKAGE STRUCTURES 2018 INTERNATIONAL WAFER LEVEL PACKAGING CONFERENCE (IWLPC), 2018,
- [4] A parametric solder joint reliability model for wafer level-chip scale package 52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1323 - 1328
- [5] Reliability and Parametric Study on Chip Scale Package Under Board-Level Drop Test IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 470 - 473
- [7] Wafer level chip scale packaging - Solder joint reliability 1998 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 1998, 3582 : 868 - 875
- [8] Wafer level chip scale packaging - solder joint reliability International Journal of Microcircuits and Electronic Packaging, 21 (04): : 367 - 373
- [9] Board Level Reliability Enhancements for Wafer Level Package 2015 61ST ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM (RAMS 2015), 2015,
- [10] Drop test reliability of wafer level chip scale packages 55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 637 - 644