Development of Bonding Process for High Density Fine Pitch Micro Bump Interconnections with Wafer Level Underfill for 3D Applications

被引:0
|
作者
Rao, Vempati Srinivasa [1 ]
Chong, Ser Choong [1 ]
Chen Zhaohui [1 ]
Aw, Jie Li [1 ]
Ching, Eva Wai Leong [1 ]
Gilho, Hwang [1 ]
Fernandez, Daniel Moses [1 ]
机构
[1] ASTAR, Inst Microelect, Singapore 117685, Singapore
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Realization of 3D IC packaging is mainly depends on the success of fine pitch micro bump bonding process for thin chips stacking and reliability of micro bump interconnections between stacked chips. The uniformity of micro bumps is the critical requirement to achieve good micro bump bonding, and the chip warpage during bonding and underfilling of micro gaps between stacked chips is key challenge in 3D IC packaging. In this work, The FEM modeling and simulations has been carried out to understand the effect of the package parametric on chip warpage and results revealed that chip thickness and substrate thickness has significant effect on chip warpage. The warpage of the test chip with TSVs is lower when compared to test vehicle without TSVs. The fabrication process has been optimized to achieve uniform high density fine pitch micro bumps of 10 mu m diameter at 20 mu m pitch. Flip chip bonding processes for 20 mu m pitch micro bumps with and without pre-applied wafer level underfill material are optimized using conventional reflow and thermal compression bonding (TCB) respectively. Capillary underfill process is also optimized for micro gaps of less than 20 mu m and achieved void free underfilling. Thermal compression bonding temperature and force profiles are optimized for micro bumps with pre-applied wafer level underfill material, and achieved good micro bump joints with void free underlining. Cross-sectional analysis revealed good micro bump joints with and without pre-applied underfill materials and CSAM analysis revealed void free underfilling is feasible using capillary underfilling as well as TCB with pre-applied wafer level underfill. Finally, this paper demonstrated bonding process for high density fine pitch micro bumps for thin large chips stacking which required for 3D IC packaging application.
引用
收藏
页码:543 / 548
页数:6
相关论文
共 50 条
  • [1] Development of High Throughput Adhesive bonding Scheme by Wafer-Level Underfill for 3D Die to -Interposer Stacking with 30μm-Pitch Micro Interconnections
    Huang, Yu-Wei
    Fan, Chia-Wen
    Lin, Yu-Min
    Fun, Su-Yu
    Chung, Su-Ching
    Juang, Jing-Ye
    Cheng, Ren-Shin
    Huang, Shi-Yi
    Chang, Tao-Chih
    Zhan, Chau-Jie
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 490 - 495
  • [2] Wafer Level Underfill Study for High Density Ultra-fine Pitch Cu-Cu Bonding for 3D IC Stacking
    Xie, Ling
    Wickramanayaka, Sunil
    Jung, Boo Yung
    Li, Jerry Aw Jie
    Jung-Kai, Lim
    Ismael, Daniel
    2014 IEEE 16TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2014, : 400 - 404
  • [3] Fine Pitch Micro-bump Interconnections for Advanced 3D Chip Stacking
    Zhang, W.
    Limaye, P.
    La Manna, A.
    Beyne, E.
    Soussan, P.
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 523 - 528
  • [4] Fine pitch 3D interconnections with hybrid bonding technology: from process robustness to reliability
    Arnaud, L.
    Moreau, S.
    Jouve, A.
    Jani, I
    Lattard, D.
    Fournel, F.
    Euvrard, C.
    Exbrayat, Y.
    Balan, V
    Bresson, N.
    Lhostis, S.
    Jourdon, J.
    Deloffre, E.
    Guillaumet, S.
    Farcy, A.
    Gousseau, S.
    Arnoux, M.
    2018 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2018,
  • [5] Simultaneous Molding and Under-filling for Void Free Process to Encapsulate Fine Pitch Micro Bump Interconnections of Chip-to-Wafer (C2W) Bonding in Wafer Level Packaging
    Sorono, Dexter Velez
    Vempati, Srinivasa Rao
    Bu, Lin
    Chong, Ser Choong
    Liang, Calvin Teo Wei
    Wei, Seit Wen
    PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 67 - 72
  • [6] Comprehensive study on Chip to wafer hybrid bonding process for fine pitch high density heterogeneous applications
    Lim, Sharon Pei Siang
    Chong, Ser Choong
    Chidambaram, Vivek
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 438 - 444
  • [7] Development of fine pitch interconnections for 3D integrated circuits
    Bana, F.
    Gamier, A.
    Bresson, N.
    Ponthenier, F.
    Loiodice, P.
    Cosset, F.
    Jouve, A.
    Lattard, D.
    Cheramy, S.
    2016 6TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2016,
  • [8] High Density metal alloy Interconnections Using Novel Wafer Bonding Approach For 3D IC Packaging Applications
    Kumar, C. Hemanth
    Bonam, Satish
    Vanjari, Siva Rama Krishna
    Singh, Shiv Govind
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 625 - 628
  • [9] No flow underfill assembly process development for fine pitch flip chip silicon to silicon wafer level integration
    Li, Zhaozhi
    Lee, Sangil
    Lewis, Brian J.
    Houston, Paul N.
    Baldwin, Daniel F.
    Stout, Eugene A.
    Tessier, Theodore G.
    Evans, John L.
    Advancing Microelectronics, 2010, 37 (04): : 20 - 25
  • [10] Process development and reliability for wafer-level 3D IC integration using micro- bump/adhesive hybrid bonding and via-last TSVs
    Yao, Mingjun
    Zhao, Ning
    Yu, Daquan
    Xiao, Zhiyi
    Ma, Haitao
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 241 - 246