Ultra-Lightweight and Reconfigurable Trista e Inverter Based Physical Unclonable Function Design

被引:22
作者
Cui, Yijun [1 ]
Gu, Chongyan [2 ]
Wang, Chenghua [1 ]
O'Neill, Maire [2 ]
Liu, Weiqiang [1 ]
机构
[1] Nanjing Univ Aeronaut & Astronaut, Coll Elect & Informat Engn, Nanjing 210016, Jiangsu, Peoples R China
[2] Queens Univ Belfast, Ctr Secure Informat Technol, ECIT, Belfast BT3 9DT, Antrim, North Ireland
基金
英国工程与自然科学研究理事会; 中国国家自然科学基金;
关键词
PUF; lightweight; tristate inverter; uniqueness; reliability;
D O I
10.1109/ACCESS.2018.2839363
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A physical unclonable function (PUF) is a promising security primitive which utilizes the manufacturing process variations to generate a unique unclonable digital fingerprint for a chip. It is especially suitable for resource constrained security applications, e.g. internet of things (IoT) devices. The ring oscillator (RO) PUF and the static RAM (SRAM) PUF are two of the most extensively studied PUF designs. However, previous RO PUF designs require a lot of hardware resources for ROs to be robust and SRAM PUFs are not suitable for authentication. The previous research by the author proposed a tristate static RAM (TSRAM) PUF which is a highly flexible challenge response pair (CRP) based SRAM PUF design. In this paper, a novel configurable PUF structure based on tristate inverters, namely a tristate configurable ring oscillator (TCRO) PUF is proposed. A configurable delay unit, composed of a tristate matrix, is used to replace the inverters in the RO PUF. The configurable bits are able to select a subset of the tristate inverters in the delay unit. Each tristate inverter is completely utilized by using the configurable delay unit and thus the approach enhances the flexibility and entropy of the proposed PUF design. The proposed PUF design can generate an exponential number of CRPs compared with the conventional RO PUF. Moreover, the proposed design significantly reduces the hardware resource consumption of the RO PUF. Delay models of both the TSRAM PUF and the proposed TCRO PUF designs are presented. A comprehensive evaluation of the TSRAM PUF is proceeded. To validate the proposed TSRAM PUF and TCRO PUF designs, a simulation based on UMC 65nm technology and a hardware implementation on a Xilinx Virtex-II FPGA are presented. The experimental results demonstrate good uniqueness and reliability as well as high efficiency in terms of hardware cost.
引用
收藏
页码:28478 / 28487
页数:10
相关论文
共 24 条
[1]  
[Anonymous], P DES AUT C DAC SAN
[2]  
[Anonymous], 2015, P 10 INT C DES TECHN, DOI [10.1109/DTIS.2015.7127360, DOI 10.1109/DTIS.2015.7127360]
[3]   A Reconfigurable Memory PUF Based on Tristate Inverter Arrays [J].
Cui, Yijun ;
Wang, Chenghua ;
Liu, Weiqiang ;
O'Neill, Maire .
2016 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2016, :171-176
[4]  
Cui YJ, 2016, IEEE INT SYMP CIRC S, P2377, DOI 10.1109/ISCAS.2016.7539068
[5]  
Cui YJ, 2016, IEEE INT SYMP CIRC S, P558, DOI 10.1109/ISCAS.2016.7527301
[6]   Helper Data Algorithms for PUF-Based Key Generation: Overview and Analysis [J].
Delvaux, Jeroen ;
Gu, Dawu ;
Schellekens, Dries ;
Verbauwhede, Ingrid .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (06) :889-902
[7]   Design and implementation of PUF-based "Unclonable" RFID ICs for anti-counterfeiting and security applications [J].
Devadas, Srinivas ;
Suh, Edward ;
Paral, Sid ;
Sowell, Richard ;
Ziola, Tom ;
Khandelwal, Vivek .
2008 IEEE INTERNATIONAL CONFERENCE ON RFID, 2008, :58-+
[8]  
Fruhashi K, 2011, IEEE INT SYMP CIRC S, P2325
[9]   Improved Reliability of FPGA-Based PUF Identification Generator Design [J].
Gu, Chongyan ;
Hanley, Neil ;
O'Neill, Maire .
ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2017, 10 (03)
[10]  
Gu CY, 2016, 2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), P75, DOI 10.1109/SOCC.2016.7905439