Modeling of variation in submicrometer CMOS ULSI technologies

被引:52
作者
Springer, Scott K. [1 ]
Lee, Sungjae
Lu, Ning
Nowak, Edward J.
Plouchart, Jean-Olivier
Watts, Josef S.
Williams, Richard Q.
Zamdmer, Noah
机构
[1] IBM Semicond Res & Dev Ctr, Syst & Technol Grp, Essex Jct, VT 05402 USA
[2] IBM Semicond Res & Dev Ctr, Syst & Technol Grp, Hopewell Jct, NY 12533 USA
关键词
integrated circuit modeling; semiconductor device modeling; semiconductor device variation; semiconductor devices; silicon-on-insulator (SOI) technology; tolerance analysis;
D O I
10.1109/TED.2006.880165
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The scaling of semiconductor technologies from 90-to 45-mn nodes highlights the need for accurate and predictive compact models that address the regime where small-scale physical effects become dominant. These demanding requirements on compact models extend beyond the core model to a suite of design tools that include extraction tools and statistical methods to account for unpredictable variation (e.g., random dopant fluctuations and polysilicon linewidth variation) and predictable variation (e.g., transistor response differences that are layout dependent). Layout-dependent or local environment differences are driven by factors such as lithography and novel performance-enhancing process techniques such as dual-stress nitride liner films. Sources of variation such as rapid thermal annealing temperature, low-frequency noise, and modeling of back-end-of-line elements need to be considered. The modeling of intradie and interdie variations, updated for small geometries, should be properly positioned in the design flow. This paper presents the challenges and results of compact modeling at the 65-nm node and beyond.
引用
收藏
页码:2168 / 2178
页数:11
相关论文
共 41 条
[1]  
AHSAN I, 2006, IN PRESS VLSI S
[2]  
[Anonymous], P NSTI WS COMPACT MO
[3]  
[Anonymous], 2005, INT TECHNOLOGY ROADM
[4]   Device and technology evolution for Si-based RF integrated circuits [J].
Bennett, HS ;
Brederlow, R ;
Costa, JC ;
Cottrell, PE ;
Huang, WM ;
Immorlica, AA ;
Mueller, JE ;
Racanelli, M ;
Shichijo, H ;
Weitzel, CE ;
Zhao, B .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (07) :1235-1258
[5]   Ring oscillators for CMOS process tuning and variability control [J].
Bhushan, M ;
Gattiker, A ;
Ketchen, MB ;
Das, KK .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2006, 19 (01) :10-18
[6]  
Bianchi RA, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P117, DOI 10.1109/IEDM.2002.1175792
[7]   A 10+GHz low jitter wide band PLL in 90 nm PD SOICMOS technology [J].
Boerstler, D ;
Miki, K ;
Hailu, E ;
Kihara, H ;
Lukes, E ;
Peter, J ;
Pettengill, S ;
Qi, JM ;
Strom, J ;
Yoshida, M .
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, :228-231
[8]  
Borkar S, 2003, DES AUT CON, P338
[9]  
CHEN Q, 2006, P NSTI NAN WORKSH CO, P831
[10]   Understanding MOSFET mismatch for analog design [J].
Drennan, PG ;
McAndrew, CC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (03) :450-456