Efficient test vector volume reduction based on equal run length coding technique

被引:2
作者
Kumar, V. Suresh [1 ]
Manimegalai, R. [2 ]
机构
[1] SRM Valliammai Engn Coll, Dept EIE, Chennai, Tamil Nadu, India
[2] PSG Coll Technol, Dept Informat Technol, Coimbatore, Tamil Nadu, India
关键词
Test compression; Low power; Equal Run Length Coding (ERLC); X-filling; VLSI testing; TEST-DATA-COMPRESSION; POWER; SCHEME; DECOMPRESSION;
D O I
10.1016/j.micpro.2019.04.001
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Excessive test power utilization is one of the major obstacles which the chip industry is facing at present. In SOC plan, test data volume is reduced extensively by using Test data compression strategies. In this paper, a variable-to-variable length compression method in light of encoding with perfect examples is presented. Initially, the don't care bits in the test vector are loaded with a proposed X-filling algorithm which is then encoded using the proposed Modified Equal Run Length Coding (MERLC) based encoding scheme. In relationship with the proposed X-filling and encoding scheme, an efficient decoder is designed and implemented with low area overhead. To assess the effectiveness of the proposed approach, it is tested on the ISCAS89 benchmark circuits. The tests results demonstrate that the proposed algorithm gets a higher compression ratio, when compared with the existing schemes. The Percentage compression of this scheme is 4.28%, 8.72%, 2.19%, 14.42% and 1.15% higher than those of ERLC, FDR, EFDR, Golomb and 9C coding respectively. (C) 2019 Elsevier B.V. All rights reserved.
引用
收藏
页码:1 / 10
页数:10
相关论文
共 27 条
[11]  
Li L, 2003, IEEE VLSI TEST SYMP, P219
[12]  
Mehta Usha s., 2010, RUN LENGTH BASED TES
[13]   A Twin Symbol Encoding Technique Based on Run-Length for Efficient Test Data Compression [J].
Park, Jaeseok ;
Kang, Sungho .
ETRI JOURNAL, 2011, 33 (01) :140-143
[14]  
Sankaralingam R., 2000, Proceedings 18th IEEE VLSI Test Symposium, P35, DOI 10.1109/VTEST.2000.843824
[15]   Enhancement of test data compression with multistage encoding [J].
Sivanantham, S. ;
Padmavathy, M. ;
Gopakumar, Ganga ;
Mallick, P. S. ;
Perinbam, J. Raja Paul .
INTEGRATION-THE VLSI JOURNAL, 2014, 47 (04) :499-509
[16]   Nine-coded compression technique for testing embedded cores in SoCs [J].
Tehranipoor, M ;
Nourani, M ;
Chakrabarty, K .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) :719-731
[17]   Survey of test vector compression techniques [J].
Touba, Nur A. .
IEEE DESIGN & TEST OF COMPUTERS, 2006, 23 (04) :294-303
[18]   Test Data Compression Using Multi-dimensional Pattern Run-length Codes [J].
Tseng, Wang-Dauh ;
Lee, Lung-Jen .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2010, 26 (03) :393-400
[19]   An Efficient Compatibility-Based Test Data Compression and Its Decoder Architecture [J].
Wan, Min-yong ;
Ding, Yong ;
Pan, Yun ;
Yan, Xiao-lang .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2011, 27 (06) :787-796
[20]   Efficient Test Compression Technique for SoC Based on Block Merging and Eight Coding [J].
Wu, Tie-Bin ;
Liu, Heng-Zhu ;
Liu, Peng-Xia .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2013, 29 (06) :849-859