Low Cost Endurance Test-pattern Generation for Multi-level Cell Flash Memory

被引:1
|
作者
Cha, Jaewon [1 ]
Cho, Keewon [1 ]
Yu, Seunggeon [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
基金
新加坡国家研究基金会;
关键词
NAND flash-memory; reliability testing; quasi-random generation; SCHEME;
D O I
10.5573/JSTS.2017.17.1.147
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new endurance test-pattern generation on NAND-flash memory is proposed to improve test cost. We mainly focus on the correlation between the data-pattern and the device error-rate during endurance testing. The novelty is the development of testing method using quasi-random pattern based on device architectures in order to increase the test efficiency during time-consuming endurance testing. It has been proven by the experiments using the commercial 32 nm NAND flash-memory. Using the proposed method, the error-rate increases up to 18.6% compared to that of the conventional method which uses pseudo-random pattern. Endurance testing time using the proposed quasi-random pattern is faster than that of using the conventional pseudorandom pattern since it is possible to reach the target error rate quickly using the proposed one. Accordingly, the proposed method provides more lowcost testing solutions compared to the previous pseudo-random testing patterns.
引用
收藏
页码:147 / 155
页数:9
相关论文
共 50 条
  • [1] Endurance Enhancement of Multi-Level Cell Phase Change Memory
    Lee, Cheongwon
    Song, Youngsoo
    Shin, Youngsoo
    2019 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2019,
  • [2] Will multi-level flash memory be the way to the future?
    Neale, R
    ELECTRONIC ENGINEERING, 1996, 68 (835): : 33 - &
  • [3] Design and Implementation for Multi-Level Cell Flash Memory Storage Systems
    Hsieh, Jen-Wei
    Wu, Chung-Hsien
    Chiu, Ge-Ming
    16TH IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA 2010), 2010, : 247 - 252
  • [4] An Efficient Equalization Technique for Multi-Level Cell Flash Memory Storage Systems
    Ashrafi, Reza A.
    Pusane, Ali E.
    2017 25TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2017,
  • [5] Multi-Level Bitmap Indexes for Flash Memory Storage
    Wu, Kesheng
    Madduri, Kamesh
    Canon, Shane
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL DATABASE ENGINEERING & APPLICATIONS SYMPOSIUM (IDEAS '10), 2010, : 114 - 116
  • [6] Multi-level P-channel flash memory
    Lin, FRL
    Wang, YS
    Hsu, CCH
    1998 5TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY PROCEEDINGS, 1998, : 457 - 463
  • [7] An efficient catadioptric sensor calibration based on a low-cost test-pattern
    Ragot, N.
    Ertaud, J. Y.
    Savatier, X.
    Mazari, B.
    VISAPP 2006: PROCEEDINGS OF THE FIRST INTERNATIONAL CONFERENCE ON COMPUTER VISION THEORY AND APPLICATIONS, VOL 1, 2006, : 11 - +
  • [8] The Multi-Level Pattern Memory Test (MPMT): Initial Validation of a Novel Performance Validity Test
    Omer, Elad
    Braw, Yoram
    BRAIN SCIENCES, 2021, 11 (08)
  • [9] A multi-level static memory cell
    Häfliger, R
    Riis, HK
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 25 - 28
  • [10] Implications of the Logical Decode on the Radiation Response of a Multi-Level Cell NAND Flash Memory
    Ingalls, J. David
    Gadlage, Matthew J.
    Duncan, Adam R.
    Kay, Matthew J.
    Cole, Patrick L.
    Hunt, Ken K.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (06) : 4451 - 4456