A high-precision time-to-digital converter using a two-level conversion scheme

被引:0
|
作者
Hwang, CS [1 ]
Chen, P [1 ]
Tsao, HW [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
D O I
暂无
中图分类号
TL [原子能技术]; O571 [原子核物理学];
学科分类号
0827 ; 082701 ;
摘要
This paper describes a design of time-to-digital converter (TDC) utilizing a two-level conversion scheme. The first level is accomplished by a multi-phase sampling technique with the aid of delay-locked loop (DLL). Then the input signal and its adjacent sampling clock are manipulated and sent into a vernier delay line (VDL) sampling circuit. The proposed TDC can provide precise resolution with less hardware comparing to one level VDL sampling circuit possessing the same dynamic range. A new architecture of dual DLL circuit is also introduced to stabilize delay control against process and ambient variation. The test chip is designed and fabricated in 0.35mum digital process. With an input reference clock at 160MHz, the TDC achieves 24ps resolution. The DNL is less than +/-0.55LSB and INL within +1LSBsimilar to1.5LSB.
引用
收藏
页码:174 / 176
页数:3
相关论文
共 50 条
  • [1] A high-precision time-to-digital converter using a two-level conversion scheme
    Hwang, CS
    Chen, P
    Tsao, HW
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (04) : 1349 - 1352
  • [2] Implementation of a High-Precision and Wide-Range Time-to-Digital Converter With Three-Level Conversion Scheme
    Wu, Jin
    Jiang, Qi
    Song, Ke
    Zheng, Lixia
    Sun, Dongchen
    Sun, Weifeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (02) : 181 - 185
  • [3] High-precision Time-to-Digital Converter in a FPGA device
    Aloisio, A.
    Branchini, P.
    Giordano, R.
    Izzo, V.
    Loffredo, S.
    2009 16TH IEEE-NPSS REAL TIME CONFERENCE, 2009, : 283 - +
  • [4] High-precision Time-to-Digital Converter in a FPGA device
    Aloisio, A.
    Branchini, P.
    Giordano, R.
    Izzo, V.
    Loffredo, S.
    2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 290 - +
  • [5] A high resolution time-to-digital converter using two-level Vernier delay line technique
    Li, G. H.
    Chou, H. P.
    2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 276 - 280
  • [6] A high-precision and 10 bit two-step Time-to-Digital Converter for TOF application
    YE Xuefeng
    TANG Lizhen
    WANG Yang
    JIN Xiangliang
    PENG Yan
    LUO Jun
    太赫兹科学与电子信息学报, 2021, (03) : 528 - 536
  • [7] High-Precision Time-to-Digital Conversion for Calibration of Outphasing Radio Transmitters
    Boopathy, Dhanashree
    Cheung, Tze Hin
    Spelman, Andrei
    Ghosh, Agnimesh
    Lampu, Vesa
    Anttila, Lauri
    Stadius, Kari
    Kosunen, Marko
    Ryynanen, Jussi
    Unnikrishnan, Vishnu
    2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,
  • [8] A high-precision time-to-digital converter for pulsed time-of-flight laser radar applications
    Määttä, K
    Kostamovaara, J
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1998, 47 (02) : 521 - 536
  • [9] A High-Precision Folding Time-to-Digital Converter Implemented in Kintex-7 FPGA
    Zhou, Yonghang
    Wang, Yonggang
    Song, Zhengqi
    Kong, Xiaoguang
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2023, 72
  • [10] High-precision Time-to-Digital Converters in a FPGA device
    Aloisio, A.
    Branchini, P.
    Cicalese, R.
    Giordano, R.
    Izzo, V.
    Loffredo, S.
    2008 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (2008 NSS/MIC), VOLS 1-9, 2009, : 1389 - +