A design for a low-power digital matched filter applicable to W-CDMA

被引:6
|
作者
Goto, S
Yamada, T
Takayama, N
Matsushita, Y
Harada, Y
Yasuura, H
机构
关键词
D O I
10.1109/DSD.2002.1115371
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a design for a low power digital matched filter (DMF) applicable to Wideband-Code Division Multiple Access (W-CDMA), which is a Direct-Sequence Spread-Spectrum (DS-SS) communication system. The proposed architectural approach to reducing the power consumption focuses on the reception registers and the correlation-calculating unit (CCU), which dissipate the majority of the power in a DMF The main features are asynchronous latch clock generation for the reception registers, parallelism of the correlation calculation operations and bit manipulation for chip-correlation operations. A DMF is designed in compliance with the W-CDMA specifications incorporating the proposed techniques, and its properties are evaluated by computer simulations at the gate level using 0.18-mum CMOS standard cell array technology. The results of the simulations show a power consumption of 9.3 mW (@15.6MHz, 1.6V), which is only about 30% of the power consumption of conventional DMFs.
引用
收藏
页码:210 / 217
页数:8
相关论文
共 50 条
  • [31] A low voltage W-CDMA polar transmitter with digital envelope path gain compensation
    Chen, Jau-Horng
    Fedorenko, Pavlo
    Kenney, J. Stevenson
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2006, 16 (07) : 428 - 430
  • [32] An internally matched LTCC 3G W-CDMA 180 watt LDMOS power amplifier
    Estes, J
    Piel, P
    Shapiro, G
    Pavio, A
    Hurst, M
    Call, J
    Funk, G
    2001 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2001, : 1357 - 1358
  • [33] A voltage overscaled low-power digital filter IC
    Hegde, R
    Shanbhag, NR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (02) : 388 - 391
  • [34] Low-power architecture of a digital matched filter for direct-sequence spread-spectrum systems
    Yamada, T
    Goto, S
    Takayama, N
    Matsushita, Y
    Harada, Y
    Yasuura, H
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (01) : 79 - 88
  • [35] Low-power digital matched filter for direct-sequence spread-spectrum signal acquisition
    Liou, ML
    Chiueh, TD
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (06) : 933 - 943
  • [36] Hardware Implementation of Digital Down Converter for W-CDMA System
    Datta, Debarshi
    NATIONAL ACADEMY SCIENCE LETTERS-INDIA, 2024,
  • [37] Design of digital waveform set for multiuser CDMA communications with matched filter receivers
    Adeane, J
    Zang, ZQ
    Nordholm, S
    ICICS-PCM 2003, VOLS 1-3, PROCEEDINGS, 2003, : 844 - 848
  • [38] Design solutions for low-power digital filters
    Rossi, R
    Torelli, G
    Liberali, V
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 505 - 508
  • [39] An improved isolation W-CDMA ladder BAW-SMR filter
    Shirakawa, A. A.
    Pham, J-M.
    Jarry, P.
    Kerherve, E.
    David, J-B.
    Dumont, F.
    Belot, D.
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 1042 - +
  • [40] Remote Low-Power Digital Design System
    AbuShanab, Shatha
    Winzker, Marco
    Brueck, Rainer
    2015 IEEE JORDAN CONFERENCE ON APPLIED ELECTRICAL ENGINEERING AND COMPUTING TECHNOLOGIES (AEECT), 2015,