A design for a low-power digital matched filter applicable to W-CDMA

被引:6
|
作者
Goto, S
Yamada, T
Takayama, N
Matsushita, Y
Harada, Y
Yasuura, H
机构
关键词
D O I
10.1109/DSD.2002.1115371
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a design for a low power digital matched filter (DMF) applicable to Wideband-Code Division Multiple Access (W-CDMA), which is a Direct-Sequence Spread-Spectrum (DS-SS) communication system. The proposed architectural approach to reducing the power consumption focuses on the reception registers and the correlation-calculating unit (CCU), which dissipate the majority of the power in a DMF The main features are asynchronous latch clock generation for the reception registers, parallelism of the correlation calculation operations and bit manipulation for chip-correlation operations. A DMF is designed in compliance with the W-CDMA specifications incorporating the proposed techniques, and its properties are evaluated by computer simulations at the gate level using 0.18-mum CMOS standard cell array technology. The results of the simulations show a power consumption of 9.3 mW (@15.6MHz, 1.6V), which is only about 30% of the power consumption of conventional DMFs.
引用
收藏
页码:210 / 217
页数:8
相关论文
共 50 条
  • [1] Low-power design for cell search in W-CDMA
    Li, CF
    Chu, YS
    Sheen, WH
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 105 - 108
  • [2] High-speed low-power complex matched filter for W-CDMA: Algorithm and VLSI-architecture
    Chen, J
    Shou, GL
    Zhou, CM
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2000, E83A (01) : 150 - 157
  • [3] A low-power ASIC design for cell search in the W-CDMA system
    Li, CF
    Chu, YS
    Sheen, WH
    Tian, FC
    Ho, JS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (05) : 852 - 857
  • [4] VLSI architecture of digital matched filter and prime interleaver for W-CDMA
    Uchida, Y
    Ise, M
    Onoye, T
    Shirakawa, I
    Arungsrisangchai, I
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 269 - 272
  • [5] Design of a high speed and low power digital matched filter for CDMA system
    Saini, Indu
    Sarin, R. K.
    Khosla, Mamta
    Singh, Harpreet
    2007 ASIA-PACIFIC CONFERENCE ON APPLIED ELECTROMAGNETICS, PROCEEDINGS, 2007, : 355 - 359
  • [6] A novel matched filter for primary synchronization channel in W-CDMA
    Niu, K
    Wang, SQ
    He, QF
    Wu, WL
    IEEE 55TH VEHICULAR TECHNOLOGY CONFERENCE, VTC SPRING 2002, VOLS 1-4, PROCEEDINGS, 2002, : 2052 - 2055
  • [7] Design of CIC roll-off compensation filter in a W-CDMA digital IF receiver
    Kim, Seongdo
    Lee, Weon-Cheol
    Ahn, Sungsoo
    Choi, Seungwon
    DIGITAL SIGNAL PROCESSING, 2006, 16 (06) : 846 - 854
  • [8] Cost-effective low-power architecture of vestigial sideband W-CDMA system
    Kwon, S
    Kwak, J
    Roh, D
    Kim, D
    Lee, M
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 243 - 246
  • [9] A low-power Digital Matched Filter for Spread-Spectrum systems
    Goto, S
    Yamada, T
    Takayama, N
    Matsushita, Y
    Harada, Y
    Yasuura, H
    ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 301 - 306
  • [10] Low-power digital CDMA receiver
    Liu, JS
    Chen, IH
    Tsai, YC
    Jou, SJ
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 581 - 582