Asymmetric source/drain offset structure for reduced leakage current in polycrystalline-silicon thin-film transistors

被引:1
作者
Lee, Won-Kyu [1 ]
Park, Hyun-Sang [1 ]
Jeong, Byoung-Seong [1 ]
Choi, Joonhoo [1 ]
Kim, Chi-Woo [1 ]
Hong, Yongtaek [1 ]
Han, Min-Koo [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn & Comp Sci, Seoul 151742, South Korea
关键词
Poly-Si TFT; asymmetric souce/drain; leakage current; AMORPHOUS-SILICON; CRYSTALLIZATION; GATE; TFT;
D O I
10.1889/JSID17.6.501
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An asymmetric source/drain offset structured (AOS) polycrystalline-silicon (poly-Si) thin-film transistor (TFT) has ben developed by employing alternating magnetic-field-enhanced rapid thermal annealing (AMFERTA). The realized AOS poly-Si TFT, with long drain-side offset length L-Off1 and short source-side offset length L-Off2, considerably suppresses leakage current without sacrificing ON-current. The offset regions of the AOS TFT are naturally lightly doped due to the diffusion of n(+) ions by AMFERTA crystallization. The fabrication process of the AOS TFT does not require any additional offset mask step or doping process. Experimental results show that the leakage current is considerably
引用
收藏
页码:501 / 505
页数:5
相关论文
共 16 条
[1]   Thin-film transistors with polycrystalline silicon films prepared by two-step rapid thermal annealing [J].
Cheng, HC ;
Huang, CY ;
Wang, FS ;
Lin, KH ;
Tarntair, FG .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 2000, 39 (1AB) :L19-L21
[2]   A novel gate-overlapped LDD poly-si thin-film transistor [J].
Choi, KY ;
Han, MK .
IEEE ELECTRON DEVICE LETTERS, 1996, 17 (12) :566-568
[3]   Gate-overlapped lightly doped drain poly-Si thin-film transistors for large area AMLCD [J].
Choi, KY ;
Lee, JW ;
Han, MK .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (06) :1272-1279
[4]  
Hatano M., 1997, P IEDM, P523
[5]   Comparison of Ni-metal induced lateral crystallization thin-film transistors fabricated by rapid thermal annealing and conventional furnace annealing at 565°C [J].
Hu, Chen-Ming ;
Wu, Yew Chung Sermon ;
Gong, Jun-Wei .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (11) :7204-7207
[6]   CRYSTALLIZED SI FILMS BY LOW-TEMPERATURE RAPID THERMAL ANNEALING OF AMORPHOUS-SILICON [J].
KAKKAD, R ;
SMITH, J ;
LAU, WS ;
FONASH, SJ ;
KERNS, R .
JOURNAL OF APPLIED PHYSICS, 1989, 65 (05) :2069-2072
[7]  
Lee HC, 1996, KOREA POLYM J, V4, P160
[8]   Suppression of TFT leakage current effect on active matrix displays by employing a new circular switch [J].
Lee, Jae-Hoon ;
Park, Hyun-Sang ;
Jeon, Jae-Hong ;
Han, Min-Koo .
SOLID-STATE ELECTRONICS, 2008, 52 (03) :467-472
[9]   The characteristics of new n-type polycrystalline silicon thin-film transistors employing alternating magnetic-field-enhanced rapid thermal annealing [J].
Lee, Won-Kyu ;
Park, Joong-Hyun ;
Choi, Joonhoo ;
Han, Min-Koo .
IEEE ELECTRON DEVICE LETTERS, 2008, 29 (02) :174-176
[10]  
Lee WK, 2007, MATER RES SOC SYMP P, V989, P405