A 28-nm CMOS 12-Bit 250-MS/s Voltage-Current-Time Domain 3-Stage Pipelined ADC

被引:17
作者
Moon, Kyoung-Jun [1 ]
Oh, Dong-Ryeol [1 ]
Choi, Michael [2 ]
Ryu, Seung-Tak [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn, Daejeon 34141, South Korea
[2] Samsung Elect, Hwaseong 18448, South Korea
关键词
Analog-to-digital converter (ADC); voltage-current-time domain; open-loop current-time pipelining; current-to-time converter; time-to-digital converter; pipelined ADC; SAR ADC;
D O I
10.1109/TCSII.2020.2990910
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief introduces a voltage-current-time (V-I-T) 3-domain 3-stage pipelined analog-to-digital converter (ADC) that exploits both the current-domain and the time-domain residue processing for speed enhancement. An open-loop current-time (I-T) pipeline with a calibration-free time-to-digital converter (TDC) utilizing a full-scale-matched current-to-time converter (ITC) enhances the conversion speed of a time-domain backend ADC while ensuring robustness to process, voltage, and temperature (PVT) variation. With background calibrations of voltage-to-current residue gain and sampling time skew at the first stage, the prototype 12-bit 250-MS/s ADC fabricated in a 28-nm CMOS process achieves a signal-to-noise-and-distortion ratio (SNDR) of 61.5 dB at a Nyquist input, resulting in a 22.2-fJ/conversion-step Walden figure-of-merit (FoM) under a 1.0V supply.
引用
收藏
页码:2843 / 2847
页数:5
相关论文
共 9 条
[1]   A 5 GS/s 150 mW 10 b SHA-Less Pipelined/SAR Hybrid ADC for Direct-Sampling Systems in 28 nm CMOS [J].
Brandolini, Massimo ;
Shin, Young J. ;
Raviprakash, Karthik ;
Wang, Tao ;
Wu, Rong ;
Geddada, Hemasundar Mohan ;
Ko, Yen-Jen ;
Ding, Yen ;
Huang, Chun-Sheng ;
Shih, Wei-Ta ;
Hsieh, Ming-Hung ;
Chou, Acer Wei-Te ;
Li, Tianwei ;
Shrivastava, Ayaskant ;
Chen, Dominique Yi-Chun ;
Hung, Bryan Juo-Jung ;
Cusmai, Giuseppe ;
Wu, Jiangfeng ;
Zhang, Mo Maggie ;
Yao, Yuan ;
Unruh, Greg ;
Venes, Ardie ;
Huang, Hung Sen ;
Chen, Chun-Ying .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (12) :2922-2934
[2]   A 2.02-5.16 fJ/Conversion Step 10 Bit Hybrid Coarse-Fine SAR ADC With Time-Domain Quantizer in 90 nm CMOS [J].
Chen, Yan-Jiun ;
Chang, Kwuang-Han ;
Hsieh, Chih-Cheng .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (02) :357-364
[3]   SHA-Less Pipelined ADC With In Situ Background Clock-Skew Calibration [J].
Huang, Pingli ;
Hsien, Szukang ;
Lu, Victor ;
Wan, Peiyuan ;
Lee, Seung-Chul ;
Liu, Wenbo ;
Chen, Bo-Wei ;
Lee, Yung-Pin ;
Chen, Wen-Tsao ;
Yang, Tzu-Yi ;
Ma, Gin-Kou ;
Chiu, Yun .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (08) :1893-1903
[4]   A 0.6 V 12 b 10 MS/s Low-Noise Asynchronous SAR-Assisted Time-Interleaved SAR (SATI- SAR) ADC [J].
Kim, Wan ;
Hong, Hyeok-Ki ;
Roh, Yi-Ju ;
Kang, Hyun-Wook ;
Hwang, Sun-Il ;
Jo, Dong-Shin ;
Chang, Dong-Jin ;
Seo, Min-Jae ;
Ryu, Seung-Tak .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (08) :1826-1839
[5]   A 9.1-ENOB 6-mW 10-Bit 500-MS/s Pipelined-SAR ADC With Current-Mode Residue Processing in 28-nm CMOS [J].
Moon, Kyoung-Jun ;
Jo, Dong-Shin ;
Kim, Wan ;
Choi, Michael ;
Ko, Hyung-Jong ;
Ryu, Seung-Tak .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (09) :2532-2542
[6]  
Muhlestein J, 2017, IEEE CUST INTEGR CIR
[7]   A Time-Based Pipelined ADC Using Both Voltage and Time Domain Information [J].
Oh, Taehwan ;
Venkatram, Hariprasath ;
Moon, Un-Ku .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (04) :961-971
[8]   A 280MS/s 12b SAR-Assisted Hybrid ADC with Time Domain Sub-Range Quantizer in 45nm CMOS [J].
Su, Zhan ;
Wangi, Hechen ;
Zhaol, Haoyi ;
Chen, Zhenqi ;
Wang, Yanjie ;
Dai, Fa Foster .
2019 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2019,
[9]   A 0.6-V 13-bit 20-MS/s Two-Step TDC-Assisted SAR ADC With PVT Tracking and Speed-Enhanced Techniques [J].
Zhang, Minglei ;
Chan, Chi-Hang ;
Zhu, Yan ;
Martins, Rui P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (12) :3396-3409