Heterogeneous PCM array architecture for reliability, performance and lifetime enhancement

被引:0
作者
Kwon, Taehyun [1 ,3 ]
Imran, Muhammad [2 ]
You, Jung Min [2 ]
Yang, Joon-Sung [1 ]
机构
[1] Sungkyunkwan Univ, Dept Semicond & Display Engn, Suwon, South Korea
[2] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon, South Korea
[3] Samsung Elect, Syst LSI Div, Suwon, South Korea
来源
PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE) | 2018年
基金
新加坡国家研究基金会;
关键词
Emerging memories; Endurance; Multi-level cell; Heterogeneous cell storage; Phase change memory (PCM); Resistance drift; Reliability; PHASE-CHANGE MEMORY; TOLERANCE; SCHEME;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Conventional DRAM and flash memory are reaching their scaling limits thus motivating research in various emerging memory technologies as a potential replacement. Among these, phase change memory (PCM) has received considerable attention owing to its high scalability and multi-level cell (MLC) operation for high storage density. However, due to the resistance drift over time, the soft error rate in MCC PCM is high. Additionally, the iterative programming in MLC negatively impacts performance and cell endurance. The conventional methods to overcome the drift problem incur large overheads, impact memory lifetime and are inadequate in terms of acceptable soft error rate (SER). In this paper, we propose a new PCM memory architecture with heterogeneous PCM arrays to increase reliability, performance and lifetime. The basic storage unit in the proposed architecture consists of two single-level cells (SLCs) and one four-level cell (4LC). Using the reduced number of 4LCs compared to conventional homogeneous 4LC PCM arrays, the drift-induced error rate is considerably reduced. By alternating each cell operation between SLC and 4LC over time, the overall lifetime can also he significantly enhanced. The proposed architecture achieves up to 10(5) times lower soft error rate with considerably less ECC overhead. With simple ECC scheme, about 22% performance improvement is achieved and additionally, the overall lifetime is also enhanced by about 57%.
引用
收藏
页码:1610 / 1615
页数:6
相关论文
共 50 条
  • [41] Experience with model-based performance, reliability, and adaptability assessment of a complex industrial architecture
    Gouvea, Daniel Dominguez
    Muniz, Cyro de A. Assis D.
    Pinto, Gilson A.
    Avritzer, Alberto
    Meri Leao, Rosa Maria
    de Souza e Silva, Edmundo
    Diniz, Morganna Carmem
    Cortellessa, Vittorio
    Berardinelli, Luca
    Leite, Julius C. B.
    Mosse, Daniel
    Cai, Yuanfang
    Dalton, Michael
    Happe, Lucia
    Koziolek, Anne
    SOFTWARE AND SYSTEMS MODELING, 2013, 12 (04) : 765 - 787
  • [42] Factor validity and reliability performance analysis of human behavior in green architecture construction engineering
    Bai, Xiao-ping
    Qian, Cheng
    AIN SHAMS ENGINEERING JOURNAL, 2021, 12 (04) : 4291 - 4296
  • [43] Reliability/Performance-Aware Scheduling for Parallel Applications With Energy Constraints on Heterogeneous Computing Systems
    Peng, Jiwu
    Li, Kenli
    Chen, Jianguo
    Li, Keqin
    IEEE TRANSACTIONS ON SUSTAINABLE COMPUTING, 2022, 7 (03): : 681 - 695
  • [44] Reliability Aspects and Performance Analysis of Single Electron Threshold Logic Based Programmable Logic Array
    Ghosh, Arpita
    Jain, Amit
    Singh, N. Basanta
    Sarkar, Subir Kumar
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2015, 12 (09) : 2405 - 2414
  • [45] Performance evaluation of enhancement of the layered self-scheduling approach for heterogeneous multicore cluster systems
    Wu, Chao-Chin
    Lai, Lien-Fu
    Huang, Liang-Tsung
    Chen, MingLung
    JOURNAL OF SUPERCOMPUTING, 2012, 62 (01) : 399 - 430
  • [46] Performance Evaluation and Reliability Enhancement of Switched Reluctance Drive System by a Novel Integrated Power Converter
    Xu, Shuai
    Chen, Hao
    Yang, Jian
    Dong, Feng
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2019, 34 (11) : 11090 - 11102
  • [47] Effect of Wordline/Bitline Scaling on the Performance, Energy Consumption, and Reliability of Cross-Point Memory Array
    Liang, Jiale
    Yeh, Stanley
    Wong, S. Simon
    Wong, H. -S. Philip
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2013, 9 (01)
  • [48] Shade dispersion-based photovoltaic array configurations for performance enhancement under partial shading conditions
    Pachauri, Rupendra
    Yadav, Anurag Singh
    Chauhan, Yogesh K.
    Sharma, Abhinav
    Kumar, Vinod
    INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS, 2018, 28 (07):
  • [49] Cost-Effective Enhancement on Both Yield and Reliability for Cache Designs Based on Performance Degradation Tolerance
    Hsieh, Tong-Yu
    Chih, Tsung-Liang
    Wu, Mei-Jung
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (09) : 2434 - 2448
  • [50] A Commitment-based Management Strategy for the Performance and Reliability Enhancement of Flash-memory Storage Systems
    Chang, Yuan-Hao
    Kuo, Tei-Wei
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 858 - 863