Heterogeneous PCM array architecture for reliability, performance and lifetime enhancement

被引:0
|
作者
Kwon, Taehyun [1 ,3 ]
Imran, Muhammad [2 ]
You, Jung Min [2 ]
Yang, Joon-Sung [1 ]
机构
[1] Sungkyunkwan Univ, Dept Semicond & Display Engn, Suwon, South Korea
[2] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon, South Korea
[3] Samsung Elect, Syst LSI Div, Suwon, South Korea
来源
PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE) | 2018年
基金
新加坡国家研究基金会;
关键词
Emerging memories; Endurance; Multi-level cell; Heterogeneous cell storage; Phase change memory (PCM); Resistance drift; Reliability; PHASE-CHANGE MEMORY; TOLERANCE; SCHEME;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Conventional DRAM and flash memory are reaching their scaling limits thus motivating research in various emerging memory technologies as a potential replacement. Among these, phase change memory (PCM) has received considerable attention owing to its high scalability and multi-level cell (MLC) operation for high storage density. However, due to the resistance drift over time, the soft error rate in MCC PCM is high. Additionally, the iterative programming in MLC negatively impacts performance and cell endurance. The conventional methods to overcome the drift problem incur large overheads, impact memory lifetime and are inadequate in terms of acceptable soft error rate (SER). In this paper, we propose a new PCM memory architecture with heterogeneous PCM arrays to increase reliability, performance and lifetime. The basic storage unit in the proposed architecture consists of two single-level cells (SLCs) and one four-level cell (4LC). Using the reduced number of 4LCs compared to conventional homogeneous 4LC PCM arrays, the drift-induced error rate is considerably reduced. By alternating each cell operation between SLC and 4LC over time, the overall lifetime can also he significantly enhanced. The proposed architecture achieves up to 10(5) times lower soft error rate with considerably less ECC overhead. With simple ECC scheme, about 22% performance improvement is achieved and additionally, the overall lifetime is also enhanced by about 57%.
引用
收藏
页码:1610 / 1615
页数:6
相关论文
共 50 条
  • [31] Reliability enhancement in high-performance MOSFETs by annular transistor design
    Mayer, DC
    Lacoe, RC
    King, EE
    Osborn, JV
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (06) : 3615 - 3620
  • [32] Binary Star: Coordinated Reliability in Heterogeneous Memory Systems for High Performance and Scalability
    Liu, Xiao
    Roberts, David
    Ausavarungnirun, Rachata
    Mutlu, Onur
    Zhao, Jishen
    MICRO'52: THE 52ND ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, 2019, : 807 - 820
  • [33] Broadcast-TDMA: A Cost-Effective Fault-Tolerance Method for TSV Lifetime Reliability Enhancement
    Ni, Tianming
    Bian, Jingchang
    Yang, Zhao
    Nie, Mu
    Yao, Liang
    Huang, Zhengfeng
    Yan, Aibin
    Wen, Xiaoqing
    IEEE DESIGN & TEST, 2022, 39 (05) : 34 - 42
  • [34] HPDA: A Hybrid Parity-Based Disk Array for Enhanced Performance and Reliability
    Mao, Bo
    Jiang, Hong
    Wu, Suzhen
    Tian, Lei
    Feng, Dan
    Chen, Jianxi
    Zeng, Lingfang
    ACM TRANSACTIONS ON STORAGE, 2012, 8 (01)
  • [35] Reliability, risk and lifetime distributions as performance indicators for life-cycle maintenance of deteriorating structures
    Barone, Giorgio
    Frangopol, Dan M.
    RELIABILITY ENGINEERING & SYSTEM SAFETY, 2014, 123 : 21 - 37
  • [36] Core Cannibalization Architecture: Improving Lifetime Chip Performance for Multicore Processors in the Presence of Hard Faults
    Romanescu, Bogdan F.
    Sorin, Daniel J.
    PACT'08: PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, 2008, : 43 - 51
  • [38] Reliability Performance of S-Connect Module (Bridge Technology) for Heterogeneous Integration Packaging
    Jang, Heejun
    Ahn, Kyun
    Park, Haesung
    Yong, Gamhan
    Kim, Jihyun
    Jeong, YeonKi
    Sohn, EunSook
    Hiner, Dave
    Kelly, Mike
    Hwang, Taekyeong
    Do, Wonchul
    Khim, JinYoung
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 1027 - 1031
  • [39] Impactof Device Architecture on Performance and Reliability of Deep Submicron SOI MOSFETs( invited paper)
    F.Balestra(Laboratoire de Physique des Composants à Semiconducteurs
    半导体学报, 2000, (10) : 937 - 954
  • [40] Experience with model-based performance, reliability, and adaptability assessment of a complex industrial architecture
    Daniel Dominguez Gouvêa
    Cyro de A. Assis D. Muniz
    Gilson A. Pinto
    Alberto Avritzer
    Rosa Maria Meri Leão
    Edmundo de Souza e Silva
    Morganna Carmem Diniz
    Vittorio Cortellessa
    Luca Berardinelli
    Julius C. B. Leite
    Daniel Mossé
    Yuanfang Cai
    Michael Dalton
    Lucia Happe
    Anne Koziolek
    Software & Systems Modeling, 2013, 12 : 765 - 787