Heterogeneous PCM array architecture for reliability, performance and lifetime enhancement

被引:0
|
作者
Kwon, Taehyun [1 ,3 ]
Imran, Muhammad [2 ]
You, Jung Min [2 ]
Yang, Joon-Sung [1 ]
机构
[1] Sungkyunkwan Univ, Dept Semicond & Display Engn, Suwon, South Korea
[2] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon, South Korea
[3] Samsung Elect, Syst LSI Div, Suwon, South Korea
来源
PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE) | 2018年
基金
新加坡国家研究基金会;
关键词
Emerging memories; Endurance; Multi-level cell; Heterogeneous cell storage; Phase change memory (PCM); Resistance drift; Reliability; PHASE-CHANGE MEMORY; TOLERANCE; SCHEME;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Conventional DRAM and flash memory are reaching their scaling limits thus motivating research in various emerging memory technologies as a potential replacement. Among these, phase change memory (PCM) has received considerable attention owing to its high scalability and multi-level cell (MLC) operation for high storage density. However, due to the resistance drift over time, the soft error rate in MCC PCM is high. Additionally, the iterative programming in MLC negatively impacts performance and cell endurance. The conventional methods to overcome the drift problem incur large overheads, impact memory lifetime and are inadequate in terms of acceptable soft error rate (SER). In this paper, we propose a new PCM memory architecture with heterogeneous PCM arrays to increase reliability, performance and lifetime. The basic storage unit in the proposed architecture consists of two single-level cells (SLCs) and one four-level cell (4LC). Using the reduced number of 4LCs compared to conventional homogeneous 4LC PCM arrays, the drift-induced error rate is considerably reduced. By alternating each cell operation between SLC and 4LC over time, the overall lifetime can also he significantly enhanced. The proposed architecture achieves up to 10(5) times lower soft error rate with considerably less ECC overhead. With simple ECC scheme, about 22% performance improvement is achieved and additionally, the overall lifetime is also enhanced by about 57%.
引用
收藏
页码:1610 / 1615
页数:6
相关论文
共 50 条
  • [1] A Survey on PCM Lifetime Enhancement Schemes
    Rashidi, Saeed
    Jalili, Majid
    Sarbazi-Azad, Hamid
    ACM COMPUTING SURVEYS, 2019, 52 (04)
  • [2] Pattern-Aware Encoding for MLC PCM Storage Density, Energy Efficiency, and Performance Enhancement
    Kwon, Taehyun
    Imran, Muhammad
    Yang, Joon-Sung
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (09) : 1855 - 1865
  • [3] Reliability Enhanced Heterogeneous Phase Change Memory Architecture for Performance and Energy Efficiency
    Kwon, Taehyun
    Imran, Muhammad
    Yang, Joon-Sung
    IEEE TRANSACTIONS ON COMPUTERS, 2021, 70 (09) : 1388 - 1400
  • [4] On the Impacts of PV Array Sizing on the Inverter Reliability and Lifetime
    Sangwongwanich, Ariya
    Yang, Yongheng
    Sera, Dezso
    Blaabjerg, Frede
    Zhou, Dao
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2018, 54 (04) : 3656 - 3667
  • [5] Lifetime Enhancement Techniques for PCM-Based Image Buffer in Multimedia Applications
    Fang, Yuntan
    Li, Huawei
    Li, Xiaowei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) : 1450 - 1455
  • [6] The Impact of PV array Inclination on the PV Inverter Reliability and Lifetime
    Bouguerra, Sara
    Agroui, Kamel
    Yaiche, Mohamed Redha
    Sangwongwanich, Ariya
    Blaabjerg, Frede
    2020 IEEE 9TH INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE (IPEMC2020-ECCE ASIA), 2020, : 617 - 622
  • [7] Impacts of PV Array Sizing on PV Inverter Lifetime and Reliability
    Sangwongwanich, Ariya
    Yang, Yongheng
    Sera, Dezso
    Blaabjerg, Frede
    2017 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2017, : 3830 - 3837
  • [8] Balancing Performance and Lifetime of MLC PCM by Using a Region Retention Monitor
    Zhang, Mingzhe
    Zhang, Lunkai
    Jiang, Lei
    Liu, Zhiyong
    Chong, Frederic T.
    2017 23RD IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2017, : 385 - 396
  • [9] CEnT: An Efficient Architecture to Eliminate Intra-Array Write Disturbance in PCM
    Imran, Muhammad
    Kwon, Taehyun
    Touba, Nur A.
    Yang, Joon-Sung
    IEEE TRANSACTIONS ON COMPUTERS, 2022, 71 (05) : 992 - 1007
  • [10] An ECC-Based Memory Architecture with Online Self-Repair Capabilities for Reliability Enhancement
    Mayuga, Gian
    Yamato, Yuta
    Yoneda, Tomokazu
    Inoue, Michiko
    Sato, Yasuo
    2015 20TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2015,