共 13 条
[2]
Doris K., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P180, DOI 10.1109/ISSCC.2011.5746272
[4]
Duc HL, 2015, IEEE INT SYMP CIRC S, P2181, DOI 10.1109/ISCAS.2015.7169113
[5]
Duc HL, 2014, IEEE INT NEW CIRC, P53, DOI 10.1109/NEWCAS.2014.6933983
[7]
Le Dortz N, 2014, ISSCC DIG TECH PAP I, V57, P386, DOI 10.1109/ISSCC.2014.6757481
[8]
A time-interleaved track & hold in 0.13 μm CMOS sub-sampling a 4 GHz signal with 43dB SNDR
[J].
PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE,
2007,
:329-+
[10]
Proakis JG., 1995, DIGIT SIGNAL PROCESS, V3rd