All-Digital Calibration of Timing Skews for TIADCs Using the Polyphase Decomposition

被引:64
作者
Han Le Duc [1 ]
Duc Minh Nguyen [1 ]
Jabbour, Chadi [2 ]
Graba, Tarik [1 ]
Desgreys, Patricia [1 ]
Jamin, Olivier [3 ]
Van Tam Nguyen [1 ,4 ]
机构
[1] Telecom ParisTech, Inst Mines Telecom, Dept Comelec, F-75013 Paris, France
[2] Nokia Technol, Berkeley, CA 94704 USA
[3] NXP Semicond, F-14000 Caen, France
[4] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley Wireless Res Ctr, Berkeley, CA 94720 USA
关键词
Field-programmable gate array (FPGA)/application-specific-integrated-circuit (ASIC) implementation; polyphase filtering; timing skew calibration; undersampling time-interleaved analog-to-digital converters (TIADCs); BACKGROUND CALIBRATION;
D O I
10.1109/TCSII.2015.2483423
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief proposes a new all-digital calibration technique suppressing the timing mismatch effect in time-interleaved analog-to-digital converters (TIADCs) for input at any Nyquist band (NB) using the equivalent polyphase structure of the TIADC. The correction technique is simple and does not require the adaptive digital synthesis filters. The timing mismatch is estimated based on an adaptive stochastic gradient descent technique, which is a promising solution for TIADCs operating at a very fast sampling rate. The digital circuit of the proposed calibration algorithm is designed and synthesized using a 28-nm fully depleted Silicon on insulator (FD-SOI) CMOS technology for the 11-b 60-dB SNR TIADC clocked at 2.7 GHz with the input in the first four NBs. The designed circuit occupies the area of 0.05 mm(2) and dissipates the total power of 41 mW.
引用
收藏
页码:99 / 103
页数:5
相关论文
共 13 条
[1]   Efficient Digital Background Calibration of Time-Interleaved Pipeline Analog-to-Digital Converters [J].
Centurelli, Francesco ;
Monsurro, Pietro ;
Trifiletti, Alessandro .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (07) :1373-1383
[2]  
Doris K., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P180, DOI 10.1109/ISSCC.2011.5746272
[3]   General Analysis on the Impact of Phase-Skew in Time-Interleaved ADCs [J].
El-Chammas, Manar ;
Murmann, Boris .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (05) :902-910
[4]  
Duc HL, 2015, IEEE INT SYMP CIRC S, P2181, DOI 10.1109/ISCAS.2015.7169113
[5]  
Duc HL, 2014, IEEE INT NEW CIRC, P53, DOI 10.1109/NEWCAS.2014.6933983
[6]   Blind calibration of timing offsets for four-channel time-interleaved ADCs [J].
Huang, Steven ;
Levy, Bernard C. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (04) :863-876
[7]  
Le Dortz N, 2014, ISSCC DIG TECH PAP I, V57, P386, DOI 10.1109/ISSCC.2014.6757481
[8]   A time-interleaved track & hold in 0.13 μm CMOS sub-sampling a 4 GHz signal with 43dB SNDR [J].
Louwsma, Simon M. ;
Van Tuijl, Ed J. M. ;
Vertregt, Maarten ;
Nauta, Bram .
PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, :329-+
[9]   All-Digital Background Calibration Technique for Time-Interleaved ADC Using Pseudo Aliasing Signal [J].
Matsuno, Junya ;
Yamaji, Takafumi ;
Furuta, Masanori ;
Itakura, Tetsuro .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (05) :1113-1121
[10]  
Proakis JG., 1995, DIGIT SIGNAL PROCESS, V3rd