Effective software self-test methodology for processor cores

被引:28
作者
Kranitis, N [1 ]
Paschalis, A [1 ]
Gizopoulos, D [1 ]
Zorian, Y [1 ]
机构
[1] Univ Athens, Dept Informat & Telecommun, Athens, Greece
来源
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS | 2002年
关键词
D O I
10.1109/DATE.2002.998361
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Software self-testing for embedded processor cores based on their instruction set, is a topic of increasing interest since it provides an excellent test resource partitioning technique for sharing the testing task of complex Systems-on-Chip (SoC) between slow, inexpensive testers and embedded code stored in memory cores of the SoC. We introduce an efficient methodology for processor cores self-testing which requires knowledge of their instruction set and Register Transfer (RT) level description. Compared with functional testing methodologies proposed in the past, our methodology is more efficient in terms of fault coverage, test code size and test application time. Compared with recent software based structural testing methodologies for processor cores, our methodology is superior in terms of test development effort and has significantly smaller code size and memory requirements, while virtually the same fault coverage is achieved with an order of magnitude smaller test application time.
引用
收藏
页码:592 / 597
页数:6
相关论文
共 50 条
  • [31] A hybrid self-testing methodology of processor cores
    Lu, Tai-Hua
    Chen, Chung-Ho
    Lee, Kuen-Jong
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3378 - +
  • [32] PSEUDORANDOM BUILT-IN SELF-TEST METHODOLOGY AND IMPLEMENTATION FOR THE IBM RISC SYSTEM-6000 PROCESSOR
    RATIU, IM
    BAKOGLU, HB
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1990, 34 (01) : 78 - 84
  • [33] Modular logic built-in self-test for IP cores
    Rajski, J
    Tyszer, J
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 313 - 321
  • [34] RMBITP: A reconfigurable matrix based built in self-test processor
    Golnabi, H
    Provence, JD
    MICROELECTRONICS JOURNAL, 1997, 28 (02) : 115 - 127
  • [35] Test Response Compaction for Software-Based Self-Test
    Liang, Jia-Ruei
    Hsieh, Ya-Ni
    Huang, Jiun-Lang
    2022 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2022), 2022, : 49 - 54
  • [36] A Programmable Built-in Self-Test for Embedded Memory Cores
    Banerjee, Shibaji
    Chowdhury, Dipanwita Roy
    Bhattacharya, Bhargab B.
    IETE TECHNICAL REVIEW, 2007, 24 (07) : 287 - 311
  • [37] A Programmable Built-in Self-Test for Embedded Memory Cores
    Banerjee, Shibaji
    Chowdhury, Dipanwita Roy
    Bhattacharya, Bhargab B.
    IETE TECHNICAL REVIEW, 2007, 24 (04) : 287 - 311
  • [38] Self-Test framework for Self- Adaptive Software Architecture
    Roopa, Y. Mohana
    Babu, M. Ramesh
    2017 INTERNATIONAL CONFERENCE OF ELECTRONICS, COMMUNICATION AND AEROSPACE TECHNOLOGY (ICECA), VOL 2, 2017, : 669 - 674
  • [39] Self-test software for powerpoint: A tool for self-learning
    Lee, Young Han
    Kim, Young Ju
    Kim, Myung Soon
    ACADEMIC RADIOLOGY, 2006, 13 (12) : 1538 - 1541
  • [40] Built-in self-test methodology for A/D converters
    deVries, R
    Zwemstra, T
    Bruls, EMJG
    Regtien, PPL
    EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 353 - 358