Phase noise in digital frequency dividers

被引:88
作者
Levantino, S [1 ]
Romanò, L
Pellerano, S
Samori, C
Lacaita, AL
机构
[1] Politecn Milan, Dipartimento Elettr & Informat, I-20133 Milan, Italy
[2] CNR, IFN, Sez Milano, I-20133 Milan, Italy
关键词
CMOS integrated circuit; frequency dividers; frequency synthesizer; jitter; phase noise; phase-locked loops (PLLs);
D O I
10.1109/JSSC.2004.826338
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a physical derivation of phase noise in source-coupled-logic frequency dividers. This analysis takes into account both white and flicker noise sources and is verified on two 32/33 dual-modulus prescalers integrated in a 0.35-mum CMOS process. Design techniques for high-speed and low-noise operation are provided. The two integrated prescalers are identical apart from a synchronizing flip-flop at the output of one of them. The measured phase spectra are in good agreement with the estimates and demonstrate that the final synchronization allows a better trade-off between noise and power consumption. The maximum operating frequency is 3 GHz, the power consumption is 27 mW and the phase noise floor is - 163 dBc/Hz referred to the 78-MHz output.
引用
收藏
页码:775 / 784
页数:10
相关论文
共 20 条
[1]   A 1.75-GHz/3-V dual-modulus divide-by-128/129 prescaler in 0.7-mu m CMOS [J].
Craninckx, J ;
Steyaert, MSJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (07) :890-897
[2]  
DEMUER B, 1998, P 1998 EUR SOL STAT, P256
[3]   MODELING PHASE NOISE IN FREQUENCY-DIVIDERS [J].
EGAN, WF .
IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 1990, 37 (04) :307-315
[4]   CMOS HIGH-SPEED DUAL-MODULUS FREQUENCY-DIVIDER FOR RF FREQUENCY-SYNTHESIS [J].
FOROUDI, N ;
KWASNIEWSKI, TA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (02) :93-100
[5]   Intrinsic 1/f device noise reduction and its effect on phase noise in CMOS ring oscillators [J].
Gierkink, SLJ ;
Klumperink, EAM ;
van der Wel, AP ;
Hoogzaad, G ;
van Tuijl, EAJM ;
Nauta, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (07) :1022-1025
[6]  
GRAY PR, 2000, ANAL DESIGN ANALOG I, P218
[7]   Speed optimization of edge-triggered CMOS circuits for Gigahertz single-phase clocks [J].
Huang, QT ;
Rogenmoser, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) :456-465
[8]   A 5.3-GHz programmable divider for HiPerLAN in 0.25-μm CMOS [J].
Krishnapura, N ;
Kinget, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (07) :1019-1024
[9]   Jitter and phase noise in frequency dividers [J].
Kroupa, VF .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2001, 50 (05) :1241-1243
[10]  
Lee T.H., 1998, DESIGN CMOS RADIO FR