The Impact of Variability on the Reliability of Long on-chip Interconnect in the Presence of Crosstalk

被引:0
|
作者
Halak, Basel [1 ]
Shedabale, Santosh [1 ]
Ramakrishnan, Hiran [1 ]
Yakovlev, Alex [1 ]
Russell, Gordon [1 ]
机构
[1] Newcastle Univ, Sch Elect Elect & Comp Engn, Newcastle Upon Tyne, Tyne & Wear, England
关键词
Interconnect; Variability; Cross-talk; Bit Error Rate(BER);
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With deep submicron technologies, the importance of interconnect parasitics on delay and noise has been an ever increasing trend. Consequently the variation in interconnect parameters have a larger impact on final timing and functional yield of the product. We present a comprehensive analysis to quantify the impact of parametric variations on the reliability of global interconnect links in the presence of crosstalk. The impact of parametric variations on wire delay and crosstalk. noise is studied for a global interconnect structure in 90nm UMC technology, followed by a novel technique to estimate the bit error rate (BER) of such links. This methodology is employed to explore the design space of interconnect channels in order to mitigate the impact of variability.
引用
收藏
页码:65 / 72
页数:8
相关论文
共 50 条
  • [1] A Convolutional Code for On-chip Interconnect Crosstalk Reduction
    Courtay, Antoine
    Boutillon, Emmanuel
    Laurent, Johann
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 145 - 148
  • [2] Information theoretic capacity of long on-chip interconnects in the presence of crosstalk
    Singhal, Rohit
    Choi, Gwan S.
    Mahapatra, Rabi
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 407 - +
  • [3] Global interconnect optimization in the presence of on-chip inductance
    Roy, Abinash
    Chowdhury, Masud H.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 885 - 888
  • [4] Efficient insertion of crosstalk shielding along on-chip interconnect trees
    Semerdjiev, Boyan
    Velenis, Dimitrios
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1125 - 1128
  • [5] Accurate Crosstalk Analysis for RLCG On-Chip VLSI Global Interconnect
    Maheshwari, Vikas
    Jha, Samir K.
    Khare, K.
    Kar, R.
    Mandal, D.
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 281 - 286
  • [6] Optimal crosstalk shielding insertion along on-chip interconnect trees
    Semerdjiev, Boyan
    Velenis, Dimitrios
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 289 - +
  • [7] Testing for interconnect crosstalk defects using on-chip embedded processor cores
    Chen, L
    Bai, XL
    Dey, S
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 317 - 320
  • [8] Capacitive crosstalk effects on on-chip interconnect latencies and data-rates
    Caputa, Peter
    Kallsten, Rebecca
    Svensson, Christer
    Norchip 2005, Proceedings, 2005, : 281 - 284
  • [9] A unified system level error model of crosstalk and electromigration for on-chip interconnect
    Lee, Hyeonggeon
    Park, Jong Kang
    Kim, Jong Tae
    IEICE ELECTRONICS EXPRESS, 2017, 14 (05):
  • [10] On-Chip Crosstalk Noise Reduction Model using interconnect optimization Techniques
    Hunagund, P. V.
    Kalpana, A. B.
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 87 - +