The Impact of Variability on the Reliability of Long on-chip Interconnect in the Presence of Crosstalk

被引:0
作者
Halak, Basel [1 ]
Shedabale, Santosh [1 ]
Ramakrishnan, Hiran [1 ]
Yakovlev, Alex [1 ]
Russell, Gordon [1 ]
机构
[1] Newcastle Univ, Sch Elect Elect & Comp Engn, Newcastle Upon Tyne, Tyne & Wear, England
来源
SLIP '08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION | 2008年
关键词
Interconnect; Variability; Cross-talk; Bit Error Rate(BER);
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With deep submicron technologies, the importance of interconnect parasitics on delay and noise has been an ever increasing trend. Consequently the variation in interconnect parameters have a larger impact on final timing and functional yield of the product. We present a comprehensive analysis to quantify the impact of parametric variations on the reliability of global interconnect links in the presence of crosstalk. The impact of parametric variations on wire delay and crosstalk. noise is studied for a global interconnect structure in 90nm UMC technology, followed by a novel technique to estimate the bit error rate (BER) of such links. This methodology is employed to explore the design space of interconnect channels in order to mitigate the impact of variability.
引用
收藏
页码:65 / 72
页数:8
相关论文
共 18 条
  • [1] Statistical interconnect metrics for physical-design optimization
    Agarwal, Kanak
    Agarwal, Mridul
    Sylvester, Dennis
    Blaauw, David
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (07) : 1273 - 1288
  • [2] BERNSTIN K, 2006, IBM DEV, V50
  • [3] DOE/OPT - A SYSTEM FOR DESIGN OF EXPERIMENTS, RESPONSE-SURFACE MODELING, AND OPTIMIZATION USING PROCESS AND DEVICE SIMULATION
    BONING, DS
    MOZUMDER, PK
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1994, 7 (02) : 233 - 244
  • [4] Designing reliable systems from unreliable components: The challenges of transistor variability and degradation
    Borkar, S
    [J]. IEEE MICRO, 2005, 25 (06) : 10 - 16
  • [5] BUHLER M, 2006, P DATE 2006 SPEC SES
  • [6] FUKUOKA T, 2007, P ISPD, P35
  • [7] HONG DW, 2006, IEEE T CIRCUITS SYST, V53
  • [8] Impact of interconnect variations on the clock skew of a gigahertz microprocessor
    Liu, Y
    Nassif, SR
    Pileggi, LT
    Strojwas, AJ
    [J]. 37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 168 - 171
  • [9] Montgomery DC., 2001, Design and analysis of experiments
  • [10] NARASIMHAN A, 2007, P ISQED