HotSpot: A compact thermal modeling methodology for early-stage VLSI design

被引:723
作者
Huang, Wei [1 ]
Ghosh, Shougata
Velusamy, Siva
Sankaranarayanan, Karthik
Skadron, Kevin
Stan, Mircea R.
机构
[1] Univ Virginia, Charles L Brown Dept Elect & Comp Engn, Charlottesville, VA 22904 USA
[2] Univ Virginia, Dept Comp Sci, Charlottesville, VA 22904 USA
基金
美国国家科学基金会;
关键词
compact thermal model; early design stages; interconnect self-heating; temperature; VLSI;
D O I
10.1109/TVLSI.2006.876103
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents HotSpot-a modeling methodology for developing compact thermal models based on the popular stacked-layer packaging scheme, in modern very large-scale integration systems. In addition to modeling silicon and packaging layers, HotSpot includes a high-level on-chip interconnect self-heating power and thermal model such that the thermal impacts on interconnects can also be considered during early design stages. The HotSpot compact thermal modeling approach is especially well suited for preregister transfer level (RTL) and presynthesis thermal analysis and is able to provide detailed static and transient temperature information across the die and the package, as it is also computationally efficient.
引用
收藏
页码:501 / 513
页数:13
相关论文
共 41 条
  • [1] [Anonymous], 2003, INT TECHNOLOGY ROADM
  • [2] 3-D ICs: A novel chip design for improving deep-submicrometer interconnect performance and systems-on-chip integration
    Banerjee, K
    Souri, SJ
    Kapur, P
    Saraswat, KC
    [J]. PROCEEDINGS OF THE IEEE, 2001, 89 (05) : 602 - 633
  • [3] Global (interconnect) warming
    Banerjee, K
    Mehrotra, A
    [J]. IEEE CIRCUITS & DEVICES, 2001, 17 (05): : 16 - 32
  • [4] BANERJEE K, 2003, P INT EL DEV M IEDM
  • [5] Thermal compact models: An alternative approach
    Bosch, EGT
    [J]. IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2003, 26 (01): : 173 - 178
  • [6] Brooks D, 2000, PROCEEDING OF THE 27TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, P83, DOI [10.1145/342001.339657, 10.1109/ISCA.2000.854380]
  • [7] New methodology for early-stage, microarchitecture-level power-performance analysis of microprocessors
    Brooks, D
    Bose, P
    Srinivasan, V
    Gschwind, MK
    Emma, PG
    Rosenfield, MG
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2003, 47 (5-6) : 653 - 670
  • [8] Improved a priori interconnect predictions and technology extrapolation in the GTX system
    Cao, Y
    Hu, CM
    Huang, XJ
    Kahng, AB
    Markov, IL
    Oliver, M
    Stroobandt, D
    Sylvester, D
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (01) : 3 - 14
  • [9] Interconnect thermal modeling for accurate simulation of circuit timing and reliability
    Chen, DQ
    Li, EH
    Rosenbaum, E
    Kang, SM
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (02) : 197 - 205
  • [10] ILLIADS-T: An electrothermal timing simulator for temperature-sensitive reliability diagnosis of CMOS VLSI chips
    Cheng, YK
    Raha, P
    Teng, CC
    Rosenbaum, E
    Kang, SM
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (08) : 668 - 681