FDSTDL: Low-power technique for FinFET domino circuits

被引:24
|
作者
Garg, Sandeep [1 ]
Gupta, Tarun K. [1 ]
机构
[1] Maulana Azad Natl Inst Technol, Dept Elect & Commun Engn, Bhopal, India
关键词
CMOS; domino; FDSTDL; FinFET; FOOTED DOMINO; LEAKAGE; DESIGN; OPTIMIZATION; LOGIC;
D O I
10.1002/cta.2627
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Major issues in designing low-power high-speed VLSI circuits are propagation delay, power consumption, and noise tolerance. This paper describes fin field-effect transistor (FinFET) technology for the design of low-power VLSI circuits. FinFET uses two gates (front and back) in place of a single gate as in complementary metal-oxide-semiconductor (CMOS) technology for better control of the channel. A new technique foot driven stack transistor domino logic (FDSTDL) is proposed for designing domino logic circuits in order to reduce leakage power and propagation delay. In this paper, 2-, 4-, 8-, and 16-input domino OR gates are designed and simulated using existing and proposed techniques in CMOS and FinFET technology. Simulation is done on the 32 nm predictive technology model (PTM) node using HSPICE on a direct current (DC) supply voltage of 0.9 V. The proposed circuit is simulated in two modes of FinFET, short gate (SG) mode, and low power (LP) mode. The proposed technique shows maximum power reduction of 43.45% in SG mode in comparison with conditional stacked keeper domino logic (CSK-DL) technique and maximum delay reduction of 38.66% in LP mode in comparison with coarse-mesh finite difference (CMFD) technique at a frequency of 200 MHz.
引用
收藏
页码:917 / 940
页数:24
相关论文
共 50 条
  • [1] SCDNDTDL: a technique for designing low-power domino circuits in FinFET technology
    Sandeep Garg
    Tarun K. Gupta
    Journal of Computational Electronics, 2020, 19 : 1249 - 1267
  • [2] SCDNDTDL: a technique for designing low-power domino circuits in FinFET technology
    Garg, Sandeep
    Gupta, Tarun K.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (03) : 1249 - 1267
  • [3] A New Technique for Designing Low-Power High-Speed Domino Logic Circuits in FinFET Technology
    Garg, Sandeep
    Gupta, Tarun K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (10)
  • [4] A Low-Power Management Technique for High-Performance Domino Circuits
    Tsai, Yu-Tzu
    Tsai, Cheng-Chih
    Chien, Cheng-An
    Cheng, Ching-Hwa
    Guo, Jiun-In
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [5] A Novel Low Power Technique for FinFET Domino OR Logic
    Kajal
    Sharma, Vijay Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (07)
  • [6] Low-power super-threshold FinFET domino logic circuits for high-speed applications
    Bo, Hong
    Jianping, Hu
    Dongmei, Li
    Chenghao, Han
    Open Automation and Control Systems Journal, 2014, 6 (01): : 907 - 912
  • [7] Phase assignment for synthesis of low-power domino circuits
    Patra, P
    Narayanan, U
    Kim, T
    ELECTRONICS LETTERS, 2001, 37 (13) : 814 - 816
  • [8] Ultra-low power FinFET-based domino circuits
    Dadoria, Ajay Kumar
    Khare, Kavita
    Gupta, Tarun K.
    Singh, R. P.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (06) : 952 - 967
  • [9] A LOW-POWER VDD-MANAGEMENT TECHNIQUE FOR HIGH-SPEED DOMINO CIRCUITS
    Tsai, Yu-Tzu
    Huang, Hsiang-Hui
    Hsu, Sheng-Wei
    Cheng, Ching-Hwa
    Guo, Jiun-In
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 394 - 397
  • [10] High-Speed Low-Power FinFET Based Domino Logic
    Rasouli, Seid Hadi
    Koike, Hanpei
    Banerjee, Kaustav
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 829 - +