VLD Design for AVS Video Decoder

被引:1
作者
Liu Wei [1 ]
Chen Yong-en [1 ]
机构
[1] Tongji Univ, Commun Software & ASIC Design Ctr, Shanghai 200092, Peoples R China
来源
WKDD: 2009 SECOND INTERNATIONAL WORKSHOP ON KNOWLEDGE DISCOVERY AND DATA MINING, PROCEEDINGS | 2009年
关键词
variable length code decoder; AVS; software; hardware; c-program model;
D O I
10.1109/WKDD.2009.128
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, architecture with combination of software and hardware for AVS Variable Length Code decoding is designed. Logical and feasible division between software and hardware for the system is presented. Under control of embedded CPU, the design can decode Fixed Length Code, unsigned or signed k-th Exp-Golomb Code and context-based adaptive2D-VLC (CA-2D-VLC) Code. Furthermore, decoding flow of software is given in detail, which can output parsing results and command information in required format. A single module named "VLD" is designed in hardware to meet the requirement of being frequent transferred in CA-2D-VLC decoding. Finally, parsing results of the whole syntax elements from AVS bitstream are output on this platform correctly, which has been proved to support real-time decoding for AVS HDTV video. Though designed for AVS video standard originally, it can be adapted to other coding standards easily.
引用
收藏
页码:648 / 651
页数:4
相关论文
共 50 条
  • [31] A motion vector predictor architecture for AVS and MPEG-2 HDTV decoder
    Zheng, Junhao
    Wu, Di
    Deng, Lei
    Xie, Don
    Gao, Wen
    ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2006, PROCEEDINGS, 2006, 4261 : 424 - 431
  • [32] Overview of AVS-Video: Tools, performance and complexity
    Yu, L
    Yi, F
    Dong, J
    Zhang, CX
    Visual Communications and Image Processing 2005, Pts 1-4, 2005, 5960 : 679 - 690
  • [33] High Throughput CBAC Hardware Encoder With Bin Merging for AVS 2.0 Video Coding
    Choi, Young-Kyu
    Lee, Hyuk-Jae
    Chae, Soo-Ik
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2021, 31 (11) : 4439 - 4453
  • [34] Algorithm analysis and architecture design for rate distortion optimized mode decision in high definition AVS video encoder
    Yin, Hai Bing
    Qi, Honggang
    Jia, Hui Zhu
    Zhu, Chuang
    Xie, Xiao Dong
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2010, 25 (09) : 633 - 647
  • [35] A HIGHLY EFFICIENT PIPELINE ARCHITECTURE OF RDO-BASED MODE DECISION DESIGN FOR AVS HD VIDEO ENCODER
    Zhu, Chuang
    Li, Yuan
    Jia, Hui-zhu
    Xie, Xiao-dong
    Yin, Hai-bing
    2011 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), 2011,
  • [36] The RTP Encapsulation based on Frame Type Method for AVS Video
    Wu, Weiqiang
    Wang, Lei
    Zhang, Qinyu
    Zhang, Changjian
    INFORMATION TECHNOLOGY APPLICATIONS IN INDUSTRY, PTS 1-4, 2013, 263-266 : 1803 - 1808
  • [37] A Fast Video Transcoder from Wyner-Ziv to AVS
    Yi, Aiguo
    Liu, Xianming
    Fan, Xiaopeng
    Zhao, Debin
    ADVANCES IN MULTIMEDIA INFORMATION PROCESSING-PCM 2010, PT II, 2010, 6298 : 328 - 339
  • [38] A method to synchronization of audio and video based on AVS by using DirectShow
    Zhong, Yalei
    Le, Dan
    Huang, Minghe
    Xu, Donghai
    ADVANCING SCIENCE THROUGH COMPUTATION, 2008, : 460 - 462
  • [39] AVS 3D Video Coding Technology and System
    Siwei Ma
    ZTECommunications, 2012, 10 (02) : 13 - 18
  • [40] A decoder architecture for advanced video coding standard
    Li, DF
    Yu, L
    Dong, J
    Visual Communications and Image Processing 2005, Pts 1-4, 2005, 5960 : 2299 - 2308